Chandni Cherukuri | f781323 | 2018-09-16 21:06:29 +0530 | [diff] [blame] | 1 | /* |
Aditya Angadi | 7b424ba | 2019-12-31 10:14:32 +0530 | [diff] [blame] | 2 | * Copyright (c) 2018-2020, ARM Limited and Contributors. All rights reserved. |
Chandni Cherukuri | f781323 | 2018-09-16 21:06:29 +0530 | [diff] [blame] | 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #ifndef PLATFORM_DEF_H |
| 8 | #define PLATFORM_DEF_H |
| 9 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 10 | #include <lib/utils_def.h> |
| 11 | |
Chandni Cherukuri | f781323 | 2018-09-16 21:06:29 +0530 | [diff] [blame] | 12 | #include <sgi_base_platform_def.h> |
| 13 | |
Deepika Bhavnani | 4287c0c | 2019-12-13 10:23:18 -0600 | [diff] [blame] | 14 | #define PLAT_ARM_CLUSTER_COUNT U(2) |
| 15 | #define CSS_SGI_MAX_CPUS_PER_CLUSTER U(4) |
| 16 | #define CSS_SGI_MAX_PE_PER_CPU U(1) |
Chandni Cherukuri | f781323 | 2018-09-16 21:06:29 +0530 | [diff] [blame] | 17 | |
Vijayenthiran Subramaniam | 22141b6 | 2018-10-25 22:20:24 +0530 | [diff] [blame] | 18 | #define PLAT_CSS_MHU_BASE UL(0x45400000) |
| 19 | |
| 20 | /* Base address of DMC-620 instances */ |
Chandni Cherukuri | 15ec1e5 | 2019-02-22 13:41:03 +0530 | [diff] [blame] | 21 | #define RDN1EDGE_DMC620_BASE0 UL(0x4e000000) |
| 22 | #define RDN1EDGE_DMC620_BASE1 UL(0x4e100000) |
Chandni Cherukuri | f781323 | 2018-09-16 21:06:29 +0530 | [diff] [blame] | 23 | |
Chandni Cherukuri | 0fdcbc0 | 2018-10-16 15:19:54 +0530 | [diff] [blame] | 24 | /* System power domain level */ |
| 25 | #define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2 |
| 26 | |
Chandni Cherukuri | 504c05d | 2018-10-16 14:11:34 +0530 | [diff] [blame] | 27 | #define PLAT_MAX_PWR_LVL ARM_PWR_LVL1 |
| 28 | |
Vijayenthiran Subramaniam | c4e68a4 | 2019-10-28 14:49:48 +0530 | [diff] [blame] | 29 | /* Virtual address used by dynamic mem_protect for chunk_base */ |
| 30 | #define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000) |
| 31 | |
Manoj Kumar | 69bebd8 | 2019-06-21 17:07:13 +0100 | [diff] [blame] | 32 | /* |
| 33 | * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes |
| 34 | */ |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 35 | #ifdef __aarch64__ |
Vijayenthiran Subramaniam | c4e68a4 | 2019-10-28 14:49:48 +0530 | [diff] [blame] | 36 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 43) |
| 37 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 43) |
Manoj Kumar | 69bebd8 | 2019-06-21 17:07:13 +0100 | [diff] [blame] | 38 | #else |
| 39 | #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) |
| 40 | #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) |
| 41 | #endif |
| 42 | |
Vijayenthiran Subramaniam | 64c9645 | 2020-02-03 12:14:01 +0530 | [diff] [blame] | 43 | /* GIC related constants */ |
| 44 | #define PLAT_ARM_GICD_BASE UL(0x30000000) |
| 45 | #define PLAT_ARM_GICC_BASE UL(0x2C000000) |
| 46 | #define PLAT_ARM_GICR_BASE UL(0x300C0000) |
| 47 | |
Chandni Cherukuri | f781323 | 2018-09-16 21:06:29 +0530 | [diff] [blame] | 48 | #endif /* PLATFORM_DEF_H */ |