blob: cb48de62f4585f60bb9c150d20986c46f8cc99f2 [file] [log] [blame]
Varun Wadekara0352ab2017-03-14 14:24:35 -07001/*
2 * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef T18X_TEGRA_ARI_H
32#define T18X_TEGRA_ARI_H
33
34/*
35 * ----------------------------------------------------------------------------
36 * t18x_ari.h
37 *
38 * Global ARI definitions.
39 * ----------------------------------------------------------------------------
40 */
41
42enum {
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -070043 TEGRA_ARI_VERSION_MAJOR = 3,
44 TEGRA_ARI_VERSION_MINOR = 0,
Varun Wadekara0352ab2017-03-14 14:24:35 -070045};
46
47typedef enum {
48 /* indexes below get the core lock */
49 TEGRA_ARI_MISC = 0,
50 /* index 1 is deprecated */
51 /* index 2 is deprecated */
52 /* index 3 is deprecated */
53 TEGRA_ARI_ONLINE_CORE = 4,
54
55 /* indexes below need cluster lock */
56 TEGRA_ARI_MISC_CLUSTER = 41,
57 TEGRA_ARI_IS_CCX_ALLOWED = 42,
58 TEGRA_ARI_CC3_CTRL = 43,
59
60 /* indexes below need ccplex lock */
61 TEGRA_ARI_ENTER_CSTATE = 80,
62 TEGRA_ARI_UPDATE_CSTATE_INFO = 81,
63 TEGRA_ARI_IS_SC7_ALLOWED = 82,
64 /* index 83 is deprecated */
65 TEGRA_ARI_PERFMON = 84,
66 TEGRA_ARI_UPDATE_CCPLEX_GSC = 85,
67 /* index 86 is depracated */
68 /* index 87 is deprecated */
69 TEGRA_ARI_ROC_FLUSH_CACHE_ONLY = 88,
70 TEGRA_ARI_ROC_FLUSH_CACHE_TRBITS = 89,
71 TEGRA_ARI_MISC_CCPLEX = 90,
72 TEGRA_ARI_MCA = 91,
73 TEGRA_ARI_UPDATE_CROSSOVER = 92,
74 TEGRA_ARI_CSTATE_STATS = 93,
75 TEGRA_ARI_WRITE_CSTATE_STATS = 94,
76 TEGRA_ARI_COPY_MISCREG_AA64_RST = 95,
77 TEGRA_ARI_ROC_CLEAN_CACHE_ONLY = 96,
78} tegra_ari_req_id_t;
79
80typedef enum {
81 TEGRA_ARI_MISC_ECHO = 0,
82 TEGRA_ARI_MISC_VERSION = 1,
83 TEGRA_ARI_MISC_FEATURE_LEAF_0 = 2,
84} tegra_ari_misc_index_t;
85
86typedef enum {
87 TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_POWER_OFF = 0,
88 TEGRA_ARI_MISC_CCPLEX_SHUTDOWN_REBOOT = 1,
89 TEGRA_ARI_MISC_CCPLEX_CORESIGHT_CG_CTRL = 2,
90} tegra_ari_misc_ccplex_index_t;
91
92typedef enum {
93 TEGRA_ARI_CORE_C0 = 0,
94 TEGRA_ARI_CORE_C1 = 1,
95 TEGRA_ARI_CORE_C6 = 6,
96 TEGRA_ARI_CORE_C7 = 7,
97 TEGRA_ARI_CORE_WARMRSTREQ = 8,
98} tegra_ari_core_sleep_state_t;
99
100typedef enum {
101 TEGRA_ARI_CLUSTER_CC0 = 0,
102 TEGRA_ARI_CLUSTER_CC1 = 1,
103 TEGRA_ARI_CLUSTER_CC6 = 6,
104 TEGRA_ARI_CLUSTER_CC7 = 7,
105} tegra_ari_cluster_sleep_state_t;
106
107typedef enum {
108 TEGRA_ARI_CCPLEX_CCP0 = 0,
109 TEGRA_ARI_CCPLEX_CCP1 = 1,
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -0700110 TEGRA_ARI_CCPLEX_CCP3 = 3, /* obsoleted */
Varun Wadekara0352ab2017-03-14 14:24:35 -0700111} tegra_ari_ccplex_sleep_state_t;
112
113typedef enum {
114 TEGRA_ARI_SYSTEM_SC0 = 0,
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -0700115 TEGRA_ARI_SYSTEM_SC1 = 1, /* obsoleted */
116 TEGRA_ARI_SYSTEM_SC2 = 2, /* obsoleted */
117 TEGRA_ARI_SYSTEM_SC3 = 3, /* obsoleted */
118 TEGRA_ARI_SYSTEM_SC4 = 4, /* obsoleted */
Varun Wadekara0352ab2017-03-14 14:24:35 -0700119 TEGRA_ARI_SYSTEM_SC7 = 7,
120 TEGRA_ARI_SYSTEM_SC8 = 8,
121} tegra_ari_system_sleep_state_t;
122
123typedef enum {
124 TEGRA_ARI_CROSSOVER_C1_C6 = 0,
125 TEGRA_ARI_CROSSOVER_CC1_CC6 = 1,
126 TEGRA_ARI_CROSSOVER_CC1_CC7 = 2,
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -0700127 TEGRA_ARI_CROSSOVER_CCP1_CCP3 = 3, /* obsoleted */
128 TEGRA_ARI_CROSSOVER_CCP3_SC2 = 4, /* obsoleted */
129 TEGRA_ARI_CROSSOVER_CCP3_SC3 = 5, /* obsoleted */
130 TEGRA_ARI_CROSSOVER_CCP3_SC4 = 6, /* obsoleted */
131 TEGRA_ARI_CROSSOVER_CCP3_SC7 = 7, /* obsoleted */
132 TEGRA_ARI_CROSSOVER_SC0_SC7 = 7,
133 TEGRA_ARI_CROSSOVER_CCP3_SC1 = 8, /* obsoleted */
Varun Wadekara0352ab2017-03-14 14:24:35 -0700134} tegra_ari_crossover_index_t;
135
136typedef enum {
137 TEGRA_ARI_CSTATE_STATS_CLEAR = 0,
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -0700138 TEGRA_ARI_CSTATE_STATS_SC7_ENTRIES,
139 TEGRA_ARI_CSTATE_STATS_SC4_ENTRIES, /* obsoleted */
140 TEGRA_ARI_CSTATE_STATS_SC3_ENTRIES, /* obsoleted */
141 TEGRA_ARI_CSTATE_STATS_SC2_ENTRIES, /* obsoleted */
142 TEGRA_ARI_CSTATE_STATS_CCP3_ENTRIES, /* obsoleted */
Varun Wadekara0352ab2017-03-14 14:24:35 -0700143 TEGRA_ARI_CSTATE_STATS_A57_CC6_ENTRIES,
144 TEGRA_ARI_CSTATE_STATS_A57_CC7_ENTRIES,
145 TEGRA_ARI_CSTATE_STATS_D15_CC6_ENTRIES,
146 TEGRA_ARI_CSTATE_STATS_D15_CC7_ENTRIES,
147 TEGRA_ARI_CSTATE_STATS_D15_0_C6_ENTRIES,
148 TEGRA_ARI_CSTATE_STATS_D15_1_C6_ENTRIES,
149 TEGRA_ARI_CSTATE_STATS_D15_0_C7_ENTRIES = 14,
150 TEGRA_ARI_CSTATE_STATS_D15_1_C7_ENTRIES,
151 TEGRA_ARI_CSTATE_STATS_A57_0_C7_ENTRIES = 18,
152 TEGRA_ARI_CSTATE_STATS_A57_1_C7_ENTRIES,
153 TEGRA_ARI_CSTATE_STATS_A57_2_C7_ENTRIES,
154 TEGRA_ARI_CSTATE_STATS_A57_3_C7_ENTRIES,
155 TEGRA_ARI_CSTATE_STATS_LAST_CSTATE_ENTRY_D15_0,
156 TEGRA_ARI_CSTATE_STATS_LAST_CSTATE_ENTRY_D15_1,
157 TEGRA_ARI_CSTATE_STATS_LAST_CSTATE_ENTRY_A57_0 = 26,
158 TEGRA_ARI_CSTATE_STATS_LAST_CSTATE_ENTRY_A57_1,
159 TEGRA_ARI_CSTATE_STATS_LAST_CSTATE_ENTRY_A57_2,
160 TEGRA_ARI_CSTATE_STATS_LAST_CSTATE_ENTRY_A57_3,
161} tegra_ari_cstate_stats_index_t;
162
163typedef enum {
164 TEGRA_ARI_GSC_ALL = 0,
165
166 TEGRA_ARI_GSC_BPMP = 6,
167 TEGRA_ARI_GSC_APE = 7,
168 TEGRA_ARI_GSC_SPE = 8,
169 TEGRA_ARI_GSC_SCE = 9,
170 TEGRA_ARI_GSC_APR = 10,
171 TEGRA_ARI_GSC_TZRAM = 11,
172 TEGRA_ARI_GSC_SE = 12,
173
174 TEGRA_ARI_GSC_BPMP_TO_SPE = 16,
175 TEGRA_ARI_GSC_SPE_TO_BPMP = 17,
176 TEGRA_ARI_GSC_CPU_TZ_TO_BPMP = 18,
177 TEGRA_ARI_GSC_BPMP_TO_CPU_TZ = 19,
178 TEGRA_ARI_GSC_CPU_NS_TO_BPMP = 20,
179 TEGRA_ARI_GSC_BPMP_TO_CPU_NS = 21,
180 TEGRA_ARI_GSC_IPC_SE_SPE_SCE_BPMP = 22,
181 TEGRA_ARI_GSC_SC7_RESUME_FW = 23,
182
183 TEGRA_ARI_GSC_TZ_DRAM_IDX = 34,
184 TEGRA_ARI_GSC_VPR_IDX = 35,
185} tegra_ari_gsc_index_t;
186
187/* This macro will produce enums for __name##_LSB, __name##_MSB and __name##_MSK */
188#define TEGRA_ARI_ENUM_MASK_LSB_MSB(__name, __lsb, __msb) __name##_LSB = __lsb, __name##_MSB = __msb
189
190typedef enum {
191 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_UPDATE_CSTATE_INFO__CLUSTER_CSTATE, 0, 2),
192 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_UPDATE_CSTATE_INFO__CLUSTER_CSTATE_PRESENT, 7, 7),
193 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_UPDATE_CSTATE_INFO__CCPLEX_CSTATE, 8, 9),
194 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_UPDATE_CSTATE_INFO__CCPLEX_CSTATE_PRESENT, 15, 15),
195 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_UPDATE_CSTATE_INFO__SYSTEM_CSTATE, 16, 19),
196 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_UPDATE_CSTATE_INFO__IGNORE_CROSSOVERS, 22, 22),
197 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_UPDATE_CSTATE_INFO__SYSTEM_CSTATE_PRESENT, 23, 23),
198 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_UPDATE_CSTATE_INFO__WAKE_MASK_PRESENT, 31, 31),
199} tegra_ari_update_cstate_info_bitmasks_t;
200
201typedef enum {
202 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MISC_CCPLEX_CORESIGHT_CG_CTRL__EN, 0, 0),
203} tegra_ari_misc_ccplex_bitmasks_t;
204
205typedef enum {
206 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_CC3_CTRL__IDLE_FREQ, 0, 8),
207 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_CC3_CTRL__IDLE_VOLT, 16, 23),
208 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_CC3_CTRL__ENABLE, 31, 31),
209} tegra_ari_cc3_ctrl_bitmasks_t;
210
211typedef enum {
212 TEGRA_ARI_MCA_NOP = 0,
213 TEGRA_ARI_MCA_READ_SERR = 1,
214 TEGRA_ARI_MCA_WRITE_SERR = 2,
215 TEGRA_ARI_MCA_CLEAR_SERR = 4,
216 TEGRA_ARI_MCA_REPORT_SERR = 5,
217 TEGRA_ARI_MCA_READ_INTSTS = 6,
218 TEGRA_ARI_MCA_WRITE_INTSTS = 7,
219 TEGRA_ARI_MCA_READ_PREBOOT_SERR = 8,
220} tegra_ari_mca_commands_t;
221
222typedef enum {
223 TEGRA_ARI_MCA_RD_WR_DPMU = 0,
224 TEGRA_ARI_MCA_RD_WR_IOB = 1,
225 TEGRA_ARI_MCA_RD_WR_MCB = 2,
226 TEGRA_ARI_MCA_RD_WR_CCE = 3,
227 TEGRA_ARI_MCA_RD_WR_CQX = 4,
228 TEGRA_ARI_MCA_RD_WR_CTU = 5,
229 TEGRA_ARI_MCA_RD_BANK_INFO = 0x0f,
230 TEGRA_ARI_MCA_RD_BANK_TEMPLATE = 0x10,
231 TEGRA_ARI_MCA_RD_WR_SECURE_ACCESS_REGISTER = 0x11,
232 TEGRA_ARI_MCA_RD_WR_GLOBAL_CONFIG_REGISTER = 0x12,
233} tegra_ari_mca_rd_wr_indexes_t;
234
235typedef enum {
236 TEGRA_ARI_MCA_RD_WR_ASERRX_CTRL = 0,
237 TEGRA_ARI_MCA_RD_WR_ASERRX_STATUS = 1,
238 TEGRA_ARI_MCA_RD_WR_ASERRX_ADDR = 2,
239 TEGRA_ARI_MCA_RD_WR_ASERRX_MISC1 = 3,
240 TEGRA_ARI_MCA_RD_WR_ASERRX_MISC2 = 4,
241} tegra_ari_mca_read_asserx_subindexes_t;
242
243typedef enum {
244 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_SECURE_REGISTER_SETTING_ENABLES_NS_PERMITTED, 0, 0),
245 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_SECURE_REGISTER_READING_STATUS_NS_PERMITTED, 1, 1),
246 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_SECURE_REGISTER_PENDING_MCA_ERRORS_NS_PERMITTED, 2, 2),
247 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_SECURE_REGISTER_CLEARING_MCA_INTERRUPTS_NS_PERMITTED, 3, 3),
248} tegra_ari_mca_secure_register_bitmasks_t;
249
250typedef enum {
251 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_SERR_ERR_CODE, 0, 15),
252 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_PWM_ERR, 16, 16),
253 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_CRAB_ERR, 17, 17),
254 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_RD_WR_N, 18, 18),
255 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_UCODE_ERR, 19, 19),
256 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_PWM, 20, 23),
257 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_AV, 58, 58),
258 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_MV, 59, 59),
259 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_EN, 60, 60),
260 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_UC, 61, 61),
261 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_OVF, 62, 62),
262 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_STAT_VAL, 63, 63),
263
264 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_ADDR_ADDR, 0, 41),
265 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_ADDR_UCODE_ERRCD, 42, 52),
266
267 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_CTRL_EN_PWM_ERR, 0, 0),
268 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_CTRL_EN_CRAB_ERR, 1, 1),
269 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR0_CTRL_EN_UCODE_ERR, 3, 3),
270} tegra_ari_mca_aserr0_bitmasks_t;
271
272typedef enum {
273 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_SERR_ERR_CODE, 0, 15),
274 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_MSI_ERR, 16, 16),
275 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_IHI_ERR, 17, 17),
276 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_CRI_ERR, 18, 18),
277 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_MMCRAB_ERR, 19, 19),
278 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_CSI_ERR, 20, 20),
279 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_RD_WR_N, 21, 21),
280 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_REQ_ERRT, 22, 23),
281 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_RESP_ERRT, 24, 25),
282 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_AV, 58, 58),
283 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_MV, 59, 59),
284 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_EN, 60, 60),
285 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_UC, 61, 61),
286 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_OVF, 62, 62),
287 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_VAL, 63, 63),
288
289 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_AXI_ID, 0, 7),
290 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_CQX_ID, 8, 27),
291 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_CQX_CID, 28, 31),
292 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_STAT_CQX_CMD, 32, 35),
293
294 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_CTRL_EN_MSI_ERR, 0, 0),
295 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_CTRL_EN_IHI_ERR, 1, 1),
296 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_CTRL_EN_CRI_ERR, 2, 2),
297 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_CTRL_EN_MMCRAB_ERR, 3, 3),
298 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_CTRL_EN_CSI_ERR, 4, 4),
299
300 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR1_MISC_ADDR, 0, 41),
301} tegra_ari_mca_aserr1_bitmasks_t;
302
303typedef enum {
304 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_SERR_ERR_CODE, 0, 15),
305 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_MC_ERR, 16, 16),
306 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_SYSRAM_ERR, 17, 17),
307 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_CLIENT_ID, 18, 19),
308 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_AV, 58, 58),
309 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_MV, 59, 59),
310 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_EN, 60, 60),
311 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_UC, 61, 61),
312 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_OVF, 62, 62),
313 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_STAT_VAL, 63, 63),
314
315 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_ADDR_ID, 0, 17),
316 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_ADDR_CMD, 18, 21),
317 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_ADDR_ADDR, 22, 53),
318
319 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR2_CTRL_EN_MC_ERR, 0, 0),
320} tegra_ari_mca_aserr2_bitmasks_t;
321
322typedef enum {
323 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_SERR_ERR_CODE, 0, 15),
324 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_TO_ERR, 16, 16),
325 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_STAT_ERR, 17, 17),
326 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_DST_ERR, 18, 18),
327 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_UNC_ERR, 19, 19),
328 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_MH_ERR, 20, 20),
329 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_PERR, 21, 21),
330 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_PSN_ERR, 22, 22),
331 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_AV, 58, 58),
332 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_MV, 59, 59),
333 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_EN, 60, 60),
334 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_UC, 61, 61),
335 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_OVF, 62, 62),
336 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_STAT_VAL, 63, 63),
337
338 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_ADDR_CMD, 0, 5),
339 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_ADDR_ADDR, 6, 47),
340
341 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_MISC1_TO, 0, 0),
342 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_MISC1_DIV4, 1, 1),
343 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_MISC1_TLIMIT, 2, 11),
344 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_MISC1_PSN_ERR_CORR_MSK, 12, 25),
345
346 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_MISC2_MORE_INFO, 0, 17),
347 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_MISC2_TO_INFO, 18, 43),
348 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_MISC2_SRC, 44, 45),
349 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_MISC2_TID, 46, 52),
350
351 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_CTRL_EN_TO_ERR, 0, 0),
352 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_CTRL_EN_STAT_ERR, 1, 1),
353 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_CTRL_EN_DST_ERR, 2, 2),
354 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_CTRL_EN_UNC_ERR, 3, 3),
355 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_CTRL_EN_MH_ERR, 4, 4),
356 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_CTRL_EN_PERR, 5, 5),
357 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR3_CTRL_EN_PSN_ERR, 6, 19),
358} tegra_ari_mca_aserr3_bitmasks_t;
359
360typedef enum {
361 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_SERR_ERR_CODE, 0, 15),
362 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_SRC_ERR, 16, 16),
363 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_DST_ERR, 17, 17),
364 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_REQ_ERR, 18, 18),
365 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_RSP_ERR, 19, 19),
366 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_AV, 58, 58),
367 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_MV, 59, 59),
368 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_EN, 60, 60),
369 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_UC, 61, 61),
370 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_OVF, 62, 62),
371 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_STAT_VAL, 63, 63),
372
373 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR4_CTRL_EN_CPE_ERR, 0, 0),
374} tegra_ari_mca_aserr4_bitmasks_t;
375
376typedef enum {
377 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_SERR_ERR_CODE, 0, 15),
378 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_CTUPAR, 16, 16),
379 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_MULTI, 17, 17),
380 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_AV, 58, 58),
381 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_MV, 59, 59),
382 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_EN, 60, 60),
383 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_UC, 61, 61),
384 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_OVF, 62, 62),
385 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_STAT_VAL, 63, 63),
386
387 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_ADDR_SRC, 0, 7),
388 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_ADDR_ID, 8, 15),
389 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_ADDR_DATA, 16, 26),
390 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_ADDR_CMD, 32, 35),
391 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_ADDR_ADDR, 36, 45),
392
393 TEGRA_ARI_ENUM_MASK_LSB_MSB(TEGRA_ARI_MCA_ASERR5_CTRL_EN_CTUPAR, 0, 0),
394} tegra_ari_mca_aserr5_bitmasks_t;
395
396#undef TEGRA_ARI_ENUM_MASK_LSB_MSB
397
398typedef enum {
399 TEGRA_NVG_CHANNEL_PMIC = 0,
400 TEGRA_NVG_CHANNEL_POWER_PERF = 1,
401 TEGRA_NVG_CHANNEL_POWER_MODES = 2,
402 TEGRA_NVG_CHANNEL_WAKE_TIME = 3,
403 TEGRA_NVG_CHANNEL_CSTATE_INFO = 4,
404 TEGRA_NVG_CHANNEL_CROSSOVER_C1_C6 = 5,
405 TEGRA_NVG_CHANNEL_CROSSOVER_CC1_CC6 = 6,
406 TEGRA_NVG_CHANNEL_CROSSOVER_CC1_CC7 = 7,
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -0700407 TEGRA_NVG_CHANNEL_CROSSOVER_CCP1_CCP3 = 8, /* obsoleted */
408 TEGRA_NVG_CHANNEL_CROSSOVER_CCP3_SC2 = 9, /* obsoleted */
409 TEGRA_NVG_CHANNEL_CROSSOVER_CCP3_SC3 = 10, /* obsoleted */
410 TEGRA_NVG_CHANNEL_CROSSOVER_CCP3_SC4 = 11, /* obsoleted */
411 TEGRA_NVG_CHANNEL_CROSSOVER_CCP3_SC7 = 12, /* obsoleted */
412 TEGRA_NVG_CHANNEL_CROSSOVER_SC0_SC7 = 12,
Varun Wadekara0352ab2017-03-14 14:24:35 -0700413 TEGRA_NVG_CHANNEL_CSTATE_STATS_CLEAR = 13,
414 TEGRA_NVG_CHANNEL_CSTATE_STATS_SC7_ENTRIES = 14,
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -0700415 TEGRA_NVG_CHANNEL_CSTATE_STATS_SC4_ENTRIES = 15, /* obsoleted */
416 TEGRA_NVG_CHANNEL_CSTATE_STATS_SC3_ENTRIES = 16, /* obsoleted */
417 TEGRA_NVG_CHANNEL_CSTATE_STATS_SC2_ENTRIES = 17, /* obsoleted */
418 TEGRA_NVG_CHANNEL_CSTATE_STATS_CCP3_ENTRIES = 18, /* obsoleted */
Varun Wadekara0352ab2017-03-14 14:24:35 -0700419 TEGRA_NVG_CHANNEL_CSTATE_STATS_A57_CC6_ENTRIES = 19,
420 TEGRA_NVG_CHANNEL_CSTATE_STATS_A57_CC7_ENTRIES = 20,
421 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_CC6_ENTRIES = 21,
422 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_CC7_ENTRIES = 22,
423 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_0_C6_ENTRIES = 23,
424 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_1_C6_ENTRIES = 24,
425 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_2_C6_ENTRIES = 25, /* Reserved (for Denver15 core 2) */
426 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_3_C6_ENTRIES = 26, /* Reserved (for Denver15 core 3) */
427 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_0_C7_ENTRIES = 27,
428 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_1_C7_ENTRIES = 28,
429 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_2_C7_ENTRIES = 29, /* Reserved (for Denver15 core 2) */
430 TEGRA_NVG_CHANNEL_CSTATE_STATS_D15_3_C7_ENTRIES = 30, /* Reserved (for Denver15 core 3) */
431 TEGRA_NVG_CHANNEL_CSTATE_STATS_A57_0_C7_ENTRIES = 31,
432 TEGRA_NVG_CHANNEL_CSTATE_STATS_A57_1_C7_ENTRIES = 32,
433 TEGRA_NVG_CHANNEL_CSTATE_STATS_A57_2_C7_ENTRIES = 33,
434 TEGRA_NVG_CHANNEL_CSTATE_STATS_A57_3_C7_ENTRIES = 34,
435 TEGRA_NVG_CHANNEL_CSTATE_STATS_LAST_CSTATE_ENTRY_D15_0 = 35,
436 TEGRA_NVG_CHANNEL_CSTATE_STATS_LAST_CSTATE_ENTRY_D15_1 = 36,
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -0700437 TEGRA_NVG_CHANNEL_CSTATE_STATS_LAST_CSTATE_ENTRY_D15_2 = 37, /* Reserved (for Denver15 core 2) */
Varun Wadekara0352ab2017-03-14 14:24:35 -0700438 TEGRA_NVG_CHANNEL_CSTATE_STATS_LAST_CSTATE_ENTRY_D15_3 = 38, /* Reserved (for Denver15 core 3) */
439 TEGRA_NVG_CHANNEL_CSTATE_STATS_LAST_CSTATE_ENTRY_A57_0 = 39,
440 TEGRA_NVG_CHANNEL_CSTATE_STATS_LAST_CSTATE_ENTRY_A57_1 = 40,
441 TEGRA_NVG_CHANNEL_CSTATE_STATS_LAST_CSTATE_ENTRY_A57_2 = 41,
442 TEGRA_NVG_CHANNEL_CSTATE_STATS_LAST_CSTATE_ENTRY_A57_3 = 42,
443 TEGRA_NVG_CHANNEL_IS_SC7_ALLOWED = 43,
444 TEGRA_NVG_CHANNEL_ONLINE_CORE = 44,
445 TEGRA_NVG_CHANNEL_CC3_CTRL = 45,
Krishna Sitaraman0dde32b2016-07-28 13:56:36 -0700446 TEGRA_NVG_CHANNEL_CROSSOVER_CCP3_SC1 = 46, /* obsoleted */
Varun Wadekara0352ab2017-03-14 14:24:35 -0700447 TEGRA_NVG_CHANNEL_LAST_INDEX,
448} tegra_nvg_channel_id_t;
449
450#endif /* T18X_TEGRA_ARI_H */