blob: 18f8dd915e9304f40b75758e2c796018a5f3d14d [file] [log] [blame]
Tony Xief6118cc2016-01-15 17:17:32 +08001/*
Joel Hutton5cc3bc82018-03-21 11:40:57 +00002 * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved.
Tony Xief6118cc2016-01-15 17:17:32 +08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Tony Xief6118cc2016-01-15 17:17:32 +08005 */
6
Tony Xief6118cc2016-01-15 17:17:32 +08007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Tony Xief6118cc2016-01-15 17:17:32 +08009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <common/bl_common.h>
12#include <common/debug.h>
13#include <drivers/console.h>
14#include <drivers/generic_delay_timer.h>
15#include <drivers/ti/uart/uart_16550.h>
16#include <lib/coreboot.h>
17#include <lib/mmio.h>
18#include <plat_private.h>
19#include <plat/common/platform.h>
Tony Xief6118cc2016-01-15 17:17:32 +080020
Tony Xief6118cc2016-01-15 17:17:32 +080021static entry_point_info_t bl32_ep_info;
22static entry_point_info_t bl33_ep_info;
23
24/*******************************************************************************
25 * Return a pointer to the 'entry_point_info' structure of the next image for
26 * the security state specified. BL33 corresponds to the non-secure image type
27 * while BL32 corresponds to the secure image type. A NULL pointer is returned
28 * if the image does not exist.
29 ******************************************************************************/
30entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
31{
32 entry_point_info_t *next_image_info;
33
34 next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
35
36 /* None of the images on this platform can have 0x0 as the entrypoint */
37 if (next_image_info->pc)
38 return next_image_info;
39 else
40 return NULL;
41}
42
tony.xie54973e72017-04-24 16:18:10 +080043#pragma weak params_early_setup
44void params_early_setup(void *plat_param_from_bl2)
45{
46}
47
Tony Xief6118cc2016-01-15 17:17:32 +080048/*******************************************************************************
49 * Perform any BL3-1 early platform setup. Here is an opportunity to copy
John Tsichritzisd653d332018-09-14 10:34:57 +010050 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
Tony Xief6118cc2016-01-15 17:17:32 +080051 * are lost (potentially). This needs to be done before the MMU is initialized
52 * so that the memory layout can be used while creating page tables.
53 * BL2 has flushed this information to memory, so we are guaranteed to pick up
54 * good data.
55 ******************************************************************************/
Antonio Nino Diaz58230902018-09-24 17:16:20 +010056void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
57 u_register_t arg2, u_register_t arg3)
Tony Xief6118cc2016-01-15 17:17:32 +080058{
Julius Wernerf39c8062017-08-02 16:31:04 -070059 static console_16550_t console;
Antonio Nino Diaz58230902018-09-24 17:16:20 +010060 struct rockchip_bl31_params *arg_from_bl2 = (struct rockchip_bl31_params *) arg0;
61 void *plat_params_from_bl2 = (void *) arg1;
Julius Wernerf39c8062017-08-02 16:31:04 -070062
Julius Wernerc7087782017-06-09 15:22:44 -070063 params_early_setup(plat_params_from_bl2);
64
65#if COREBOOT
66 if (coreboot_serial.type)
Julius Wernerf39c8062017-08-02 16:31:04 -070067 console_16550_register(coreboot_serial.baseaddr,
68 coreboot_serial.input_hertz,
69 coreboot_serial.baud,
70 &console);
Julius Wernerc7087782017-06-09 15:22:44 -070071#else
Christoph Müllnercb9204a2019-04-19 14:16:27 +020072 console_16550_register(rockchip_get_uart_base(), PLAT_RK_UART_CLOCK,
Julius Wernerf39c8062017-08-02 16:31:04 -070073 PLAT_RK_UART_BAUDRATE, &console);
Julius Wernerc7087782017-06-09 15:22:44 -070074#endif
Tony Xief6118cc2016-01-15 17:17:32 +080075
76 VERBOSE("bl31_setup\n");
77
78 /* Passing a NULL context is a critical programming error */
Antonio Nino Diaz58230902018-09-24 17:16:20 +010079 assert(arg_from_bl2);
Tony Xief6118cc2016-01-15 17:17:32 +080080
Antonio Nino Diaz58230902018-09-24 17:16:20 +010081 assert(arg_from_bl2->h.type == PARAM_BL31);
82 assert(arg_from_bl2->h.version >= VERSION_1);
Tony Xief6118cc2016-01-15 17:17:32 +080083
Antonio Nino Diaz58230902018-09-24 17:16:20 +010084 bl32_ep_info = *arg_from_bl2->bl32_ep_info;
85 bl33_ep_info = *arg_from_bl2->bl33_ep_info;
Tony Xief6118cc2016-01-15 17:17:32 +080086}
87
88/*******************************************************************************
89 * Perform any BL3-1 platform setup code
90 ******************************************************************************/
91void bl31_platform_setup(void)
92{
Antonio Nino Diaz2361fcc2016-05-05 15:25:02 +010093 generic_delay_timer_init();
Tony Xief6118cc2016-01-15 17:17:32 +080094 plat_rockchip_soc_init();
95
96 /* Initialize the gic cpu and distributor interfaces */
97 plat_rockchip_gic_driver_init();
98 plat_rockchip_gic_init();
99 plat_rockchip_pmu_init();
100}
101
102/*******************************************************************************
103 * Perform the very early platform specific architectural setup here. At the
104 * moment this is only intializes the mmu in a quick and dirty way.
105 ******************************************************************************/
106void bl31_plat_arch_setup(void)
107{
108 plat_cci_init();
109 plat_cci_enable();
Heiko Stuebnerabcff552019-05-29 12:03:38 +0200110 plat_configure_mmu_el3(BL_CODE_BASE,
111 BL_COHERENT_RAM_END - BL_CODE_BASE,
112 BL_CODE_BASE,
113 BL_CODE_END,
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900114 BL_COHERENT_RAM_BASE,
115 BL_COHERENT_RAM_END);
Tony Xief6118cc2016-01-15 17:17:32 +0800116}