blob: 49766cc9287801d0fca269a43c897ff9c4507c68 [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Jeenu Viswambharan9bde1302017-09-29 11:15:18 +01002 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
10#include <arch.h>
Jeenu Viswambharan9bde1302017-09-29 11:15:18 +010011#include <gic_common.h>
12#include <interrupt_props.h>
Soren Brinkmann76fcae32016-03-06 20:16:27 -080013#include "../zynqmp_def.h"
14
15/*******************************************************************************
16 * Generic platform constants
17 ******************************************************************************/
18
19/* Size of cacheable stacks */
20#define PLATFORM_STACK_SIZE 0x440
21
22#define PLATFORM_CORE_COUNT 4
23#define PLAT_NUM_POWER_DOMAINS 5
24#define PLAT_MAX_PWR_LVL 1
25#define PLAT_MAX_RET_STATE 1
26#define PLAT_MAX_OFF_STATE 2
27
28/*******************************************************************************
29 * BL31 specific defines.
30 ******************************************************************************/
Soren Brinkmann76fcae32016-03-06 20:16:27 -080031/*
32 * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
33 * present). BL31_BASE is calculated using the current BL31 debug size plus a
34 * little space for growth.
35 */
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070036#ifndef ZYNQMP_ATF_MEM_BASE
Siva Durga Prasad Paladuguee1a1142018-06-20 17:01:13 +053037#if !DEBUG && defined(SPD_none)
Soren Brinkmann802ba1d2016-07-15 06:23:37 -070038# define BL31_BASE 0xfffea000
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070039# define BL31_LIMIT 0xffffffff
Soren Brinkmann76fcae32016-03-06 20:16:27 -080040#else
Jolly Shah8f5ddb32018-01-30 11:31:53 -080041# define BL31_BASE 0x1000
42# define BL31_LIMIT 0x7ffff
43#endif
44#else
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070045# define BL31_BASE (ZYNQMP_ATF_MEM_BASE)
46# define BL31_LIMIT (ZYNQMP_ATF_MEM_BASE + ZYNQMP_ATF_MEM_SIZE - 1)
47# ifdef ZYNQMP_ATF_MEM_PROGBITS_SIZE
48# define BL31_PROGBITS_LIMIT (ZYNQMP_ATF_MEM_BASE + ZYNQMP_ATF_MEM_PROGBITS_SIZE - 1)
49# endif
Soren Brinkmann76fcae32016-03-06 20:16:27 -080050#endif
51
52/*******************************************************************************
53 * BL32 specific defines.
54 ******************************************************************************/
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070055#ifndef ZYNQMP_BL32_MEM_BASE
56# define BL32_BASE 0x60000000
57# define BL32_LIMIT 0x7fffffff
Soren Brinkmann76fcae32016-03-06 20:16:27 -080058#else
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070059# define BL32_BASE (ZYNQMP_BL32_MEM_BASE)
60# define BL32_LIMIT (ZYNQMP_BL32_MEM_BASE + ZYNQMP_BL32_MEM_SIZE - 1)
Soren Brinkmann76fcae32016-03-06 20:16:27 -080061#endif
62
Soren Brinkmann4a9ca042016-04-14 10:27:00 -070063/*******************************************************************************
64 * BL33 specific defines.
65 ******************************************************************************/
66#ifndef PRELOADED_BL33_BASE
67# define PLAT_ARM_NS_IMAGE_OFFSET 0x8000000
68#else
69# define PLAT_ARM_NS_IMAGE_OFFSET PRELOADED_BL33_BASE
70#endif
71
72/*******************************************************************************
73 * TSP specific defines.
74 ******************************************************************************/
75#define TSP_SEC_MEM_BASE BL32_BASE
76#define TSP_SEC_MEM_SIZE (BL32_LIMIT - BL32_BASE + 1)
77
78/* ID of the secure physical generic timer interrupt used by the TSP */
Soren Brinkmann76fcae32016-03-06 20:16:27 -080079#define TSP_IRQ_SEC_PHY_TIMER ARM_IRQ_SEC_PHY_TIMER
80
81/*******************************************************************************
82 * Platform specific page table and MMU setup constants
83 ******************************************************************************/
David Cunadoc1503122018-02-16 21:12:58 +000084#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
85#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
Soren Brinkmann6d1ba582016-07-08 14:45:14 -070086#define MAX_MMAP_REGIONS 7
Soren Brinkmann7ac746c2016-07-25 10:33:53 -070087#define MAX_XLAT_TABLES 5
Soren Brinkmann76fcae32016-03-06 20:16:27 -080088
89#define CACHE_WRITEBACK_SHIFT 6
90#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
91
92#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
93#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
94/*
Jeenu Viswambharan9bde1302017-09-29 11:15:18 +010095 * Define properties of Group 1 Secure and Group 0 interrupts as per GICv3
Soren Brinkmann76fcae32016-03-06 20:16:27 -080096 * terminology. On a GICv2 system or mode, the lists will be merged and treated
97 * as Group 0 interrupts.
98 */
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +053099#if !ZYNQMP_WDT_RESTART
Jeenu Viswambharan9bde1302017-09-29 11:15:18 +0100100#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
101 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
102 GIC_INTR_CFG_LEVEL), \
103 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
104 GIC_INTR_CFG_EDGE), \
105 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
106 GIC_INTR_CFG_EDGE), \
107 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
108 GIC_INTR_CFG_EDGE), \
109 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
110 GIC_INTR_CFG_EDGE), \
111 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
112 GIC_INTR_CFG_EDGE), \
113 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
114 GIC_INTR_CFG_EDGE), \
115 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
116 GIC_INTR_CFG_EDGE), \
117 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
118 GIC_INTR_CFG_EDGE)
Siva Durga Prasad Paladuguefd431b2018-04-30 20:12:12 +0530119#else
120#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
121 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
122 GIC_INTR_CFG_LEVEL), \
123 INTR_PROP_DESC(IRQ_TTC3_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
124 GIC_INTR_CFG_EDGE), \
125 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
126 GIC_INTR_CFG_EDGE), \
127 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
128 GIC_INTR_CFG_EDGE), \
129 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
130 GIC_INTR_CFG_EDGE), \
131 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
132 GIC_INTR_CFG_EDGE), \
133 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
134 GIC_INTR_CFG_EDGE), \
135 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
136 GIC_INTR_CFG_EDGE), \
137 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
138 GIC_INTR_CFG_EDGE), \
139 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
140 GIC_INTR_CFG_EDGE)
141#endif
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800142
Jeenu Viswambharan9bde1302017-09-29 11:15:18 +0100143#define PLAT_ARM_G0_IRQ_PROPS(grp)
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800144
145#endif /* __PLATFORM_DEF_H__ */