Jiafei Pan | f6954b1 | 2021-09-26 11:51:42 +0800 | [diff] [blame] | 1 | # |
| 2 | # Copyright 2017-2021 NXP |
| 3 | # |
| 4 | # SPDX-License-Identifier: BSD-3-Clause |
| 5 | # |
| 6 | # |
| 7 | #------------------------------------------------------------------------------ |
| 8 | # |
| 9 | # This file contains the basic architecture definitions that drive the build |
| 10 | # |
| 11 | # ----------------------------------------------------------------------------- |
| 12 | |
| 13 | CORE_TYPE := a53 |
| 14 | |
| 15 | CACHE_LINE := 6 |
| 16 | |
| 17 | # set to GIC400 or GIC500 |
| 18 | GIC := GIC400 |
| 19 | |
| 20 | # set to CCI400 or CCN504 or CCN508 |
| 21 | INTERCONNECT := CCI400 |
| 22 | |
| 23 | # indicate layerscape chassis level - set to 3=LSCH3 or 2=LSCH2 |
| 24 | CHASSIS := 2 |
| 25 | |
| 26 | # TZC IP Details TZC used is TZC380 or TZC400 |
| 27 | TZC_ID := TZC380 |
| 28 | |
| 29 | # CONSOLE Details available is NS16550 or PL011 |
| 30 | CONSOLE := NS16550 |
| 31 | |
| 32 | # Select the DDR PHY generation to be used |
| 33 | PLAT_DDR_PHY := PHY_GEN1 |
| 34 | |
| 35 | PHYS_SYS := 64 |
| 36 | |
| 37 | # ddr controller - set to MMDC or NXP |
| 38 | DDRCNTLR := NXP |
| 39 | |
| 40 | # ddr phy - set to NXP or SNPS |
| 41 | DDRPHY := NXP |
| 42 | |
| 43 | # Area of OCRAM reserved by ROM code |
| 44 | NXP_ROM_RSVD := 0x5900 |
| 45 | |
| 46 | # Max Size of CSF header. Required to define BL2 TEXT LIMIT in soc.def |
| 47 | # Input to CST create_hdr_esbc tool |
| 48 | CSF_HDR_SZ := 0x3000 |
| 49 | |
| 50 | # In IMAGE_BL2, compile time flag for handling Cache coherency |
| 51 | # with CAAM for BL2 running from OCRAM |
| 52 | SEC_MEM_NON_COHERENT := yes |
| 53 | |
| 54 | # OCRAM MAP |
| 55 | OCRAM_START_ADDR := 0x10000000 |
| 56 | OCRAM_SIZE := 0x20000 |
| 57 | |
| 58 | # BL2 binary is placed at start of OCRAM. |
| 59 | # Also used by create_pbl.mk. |
| 60 | BL2_BASE := 0x10000000 |
| 61 | |
| 62 | # After BL2 bin, OCRAM is used by ROM Code: |
| 63 | # (OCRAM_START_ADDR + BL2_BIN_SIZE) -> (NXP_ROM_RSVD - 1) |
| 64 | |
| 65 | # After ROM Code, OCRAM is used by CSF header. |
| 66 | # (OCRAM_START_ADDR + BL2_TEXT_LIMIT + NXP_ROM_RSVD) -> (CSF_HDR_SZ - 1) |
| 67 | |
| 68 | # BL2_HDR_LOC has to be (OCRAM_START_ADDR + OCRAM_SIZE - NXP_ROM_RSVD - CSF_HDR_SZ) |
| 69 | # This value should be greater than BL2_TEXT_LIMIT |
| 70 | # Input to CST create_hdr_isbc tool |
| 71 | BL2_HDR_LOC_HDR ?= $(shell echo $$(( $(OCRAM_START_ADDR) + $(OCRAM_SIZE) - $(NXP_ROM_RSVD) - $(CSF_HDR_SZ)))) |
| 72 | # Covert to HEX to be used by create_pbl.mk |
| 73 | BL2_HDR_LOC := $$(echo "obase=16; ${BL2_HDR_LOC_HDR}" | bc) |
| 74 | |
| 75 | # Core Errata |
| 76 | ERRATA_A53_855873 := 1 |
| 77 | ERRATA_A53_1530924 := 1 |
| 78 | |
| 79 | # SoC ERRATAS to be enabled |
| 80 | ERRATA_SOC_A008850 := 1 |
| 81 | ERRATA_SOC_A010539 := 1 |
| 82 | ERRATA_SOC_A009660 := 1 |
| 83 | |
| 84 | # DDR Errata |
| 85 | ERRATA_DDR_A009663 := 1 |
| 86 | ERRATA_DDR_A009942 := 1 |
| 87 | |
| 88 | # enable dynamic memory mapping |
| 89 | PLAT_XLAT_TABLES_DYNAMIC := 1 |
| 90 | |
| 91 | # Define Endianness of each module |
| 92 | NXP_GUR_ENDIANNESS := BE |
| 93 | NXP_DDR_ENDIANNESS := BE |
| 94 | NXP_SEC_ENDIANNESS := BE |
| 95 | NXP_SFP_ENDIANNESS := BE |
| 96 | NXP_SNVS_ENDIANNESS := BE |
| 97 | NXP_ESDHC_ENDIANNESS := BE |
| 98 | NXP_QSPI_ENDIANNESS := BE |
| 99 | NXP_FSPI_ENDIANNESS := BE |
| 100 | NXP_SCFG_ENDIANNESS := BE |
| 101 | NXP_GPIO_ENDIANNESS := BE |
| 102 | NXP_IFC_ENDIANNESS := BE |
| 103 | |
| 104 | NXP_SFP_VER := 3_2 |
| 105 | |
| 106 | # OCRAM ECC Enabled |
| 107 | OCRAM_ECC_EN := yes |