blob: 8679d07229a021e180554cf1b2dea78648082da6 [file] [log] [blame]
developer550bf5e2016-07-11 16:05:23 +08001/*
2 * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <gicv2.h>
32#include <plat_arm.h>
33#include <platform.h>
34#include <platform_def.h>
35
36const unsigned int g0_interrupt_array[] = {
37 PLAT_ARM_G0_IRQS
38};
39
40gicv2_driver_data_t arm_gic_data = {
41 .gicd_base = BASE_GICD_BASE,
42 .gicc_base = BASE_GICC_BASE,
43 .g0_interrupt_num = ARRAY_SIZE(g0_interrupt_array),
44 .g0_interrupt_array = g0_interrupt_array,
45};
46
47void plat_mt_gic_driver_init(void)
48{
49 gicv2_driver_init(&arm_gic_data);
50}
51
52void plat_mt_gic_init(void)
53{
54 gicv2_distif_init();
55 gicv2_pcpu_distif_init();
56 gicv2_cpuif_enable();
57}
58
59void plat_mt_gic_cpuif_enable(void)
60{
61 gicv2_cpuif_enable();
62}
63
64void plat_mt_gic_cpuif_disable(void)
65{
66 gicv2_cpuif_disable();
67}
68
69void plat_mt_gic_pcpu_init(void)
70{
71 gicv2_pcpu_distif_init();
72}