blob: d93e3bb08126566375fb46931eef28190517d6d0 [file] [log] [blame]
Achin Gupta7c88f3f2014-02-18 18:09:12 +00001/*
Douglas Raillard21362a92016-12-02 13:51:54 +00002 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
Achin Gupta7c88f3f2014-02-18 18:09:12 +00003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handleyed6ff952014-05-14 17:44:19 +010031#include <platform_def.h>
Achin Gupta7c88f3f2014-02-18 18:09:12 +000032
33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
34OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
Jeenu Viswambharan2a30a752014-03-11 11:06:45 +000035ENTRY(tsp_entrypoint)
36
Achin Gupta7c88f3f2014-02-18 18:09:12 +000037
38MEMORY {
Sandrine Bailleux5ac3cc92014-05-20 17:22:24 +010039 RAM (rwx): ORIGIN = TSP_SEC_MEM_BASE, LENGTH = TSP_SEC_MEM_SIZE
Achin Gupta7c88f3f2014-02-18 18:09:12 +000040}
41
42
43SECTIONS
44{
45 . = BL32_BASE;
46 ASSERT(. == ALIGN(4096),
47 "BL32_BASE address is not aligned on a page boundary.")
48
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010049#if SEPARATE_CODE_AND_RODATA
50 .text . : {
51 __TEXT_START__ = .;
52 *tsp_entrypoint.o(.text*)
53 *(.text*)
54 *(.vectors)
55 . = NEXT(4096);
56 __TEXT_END__ = .;
57 } >RAM
58
59 .rodata . : {
60 __RODATA_START__ = .;
61 *(.rodata*)
62 . = NEXT(4096);
63 __RODATA_END__ = .;
64 } >RAM
65#else
Achin Gupta7c88f3f2014-02-18 18:09:12 +000066 ro . : {
67 __RO_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000068 *tsp_entrypoint.o(.text*)
69 *(.text*)
Achin Gupta7c88f3f2014-02-18 18:09:12 +000070 *(.rodata*)
71 *(.vectors)
72 __RO_END_UNALIGNED__ = .;
73 /*
74 * Memory page(s) mapped to this section will be marked as
75 * read-only, executable. No RW data from the next section must
76 * creep in. Ensure the rest of the current memory page is unused.
77 */
78 . = NEXT(4096);
79 __RO_END__ = .;
80 } >RAM
Sandrine Bailleuxf91f1442016-07-08 14:37:40 +010081#endif
Achin Gupta7c88f3f2014-02-18 18:09:12 +000082
Achin Guptae9c4a642015-09-11 16:03:13 +010083 /*
84 * Define a linker symbol to mark start of the RW memory area for this
85 * image.
86 */
87 __RW_START__ = . ;
88
Achin Gupta7c88f3f2014-02-18 18:09:12 +000089 .data . : {
90 __DATA_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +000091 *(.data*)
Achin Gupta7c88f3f2014-02-18 18:09:12 +000092 __DATA_END__ = .;
93 } >RAM
94
Dan Handley4fd2f5c2014-08-04 11:41:20 +010095#ifdef TSP_PROGBITS_LIMIT
96 ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.")
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010097#endif
98
Achin Gupta7c88f3f2014-02-18 18:09:12 +000099 stacks (NOLOAD) : {
100 __STACKS_START__ = .;
101 *(tzfw_normal_stacks)
102 __STACKS_END__ = .;
103 } >RAM
104
105 /*
106 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000107 * Its base address should be 16-byte aligned for better performance of the
108 * zero-initialization code.
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000109 */
110 .bss : ALIGN(16) {
111 __BSS_START__ = .;
Andrew Thoelkee01ea342014-03-18 07:13:52 +0000112 *(SORT_BY_ALIGNMENT(.bss*))
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000113 *(COMMON)
114 __BSS_END__ = .;
115 } >RAM
116
117 /*
118 * The xlat_table section is for full, aligned page tables (4K).
119 * Removing them from .bss avoids forcing 4K alignment on
120 * the .bss section and eliminates the unecessary zero init
121 */
122 xlat_table (NOLOAD) : {
123 *(xlat_table)
124 } >RAM
125
Soby Mathew2ae20432015-01-08 18:02:44 +0000126#if USE_COHERENT_MEM
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000127 /*
128 * The base address of the coherent memory section must be page-aligned (4K)
129 * to guarantee that the coherent data are stored on their own pages and
130 * are not mixed with normal data. This is required to set up the correct
131 * memory attributes for the coherent data page tables.
132 */
133 coherent_ram (NOLOAD) : ALIGN(4096) {
134 __COHERENT_RAM_START__ = .;
135 *(tzfw_coherent_mem)
136 __COHERENT_RAM_END_UNALIGNED__ = .;
137 /*
138 * Memory page(s) mapped to this section will be marked
139 * as device memory. No other unexpected data must creep in.
140 * Ensure the rest of the current memory page is unused.
141 */
142 . = NEXT(4096);
143 __COHERENT_RAM_END__ = .;
144 } >RAM
Soby Mathew2ae20432015-01-08 18:02:44 +0000145#endif
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000146
Achin Guptae9c4a642015-09-11 16:03:13 +0100147 /*
148 * Define a linker symbol to mark the end of the RW memory area for this
149 * image.
150 */
151 __RW_END__ = .;
Sandrine Bailleuxe701e302014-05-20 17:28:25 +0100152 __BL32_END__ = .;
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000153
154 __BSS_SIZE__ = SIZEOF(.bss);
Soby Mathew2ae20432015-01-08 18:02:44 +0000155#if USE_COHERENT_MEM
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000156 __COHERENT_RAM_UNALIGNED_SIZE__ =
157 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
Soby Mathew2ae20432015-01-08 18:02:44 +0000158#endif
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000159
Juan Castillo7d199412015-12-14 09:35:25 +0000160 ASSERT(. <= BL32_LIMIT, "BL32 image has exceeded its limit.")
Achin Gupta7c88f3f2014-02-18 18:09:12 +0000161}