blob: 12d969fa07109021830412f0a7470ce6362001ee [file] [log] [blame]
johpow01aef12f22020-10-15 13:40:04 -05001/*
Harrison Mutaie5004c12023-05-23 17:28:03 +01002 * Copyright (c) 2021-2023, Arm Limited. All rights reserved.
johpow01aef12f22020-10-15 13:40:04 -05003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
Harrison Mutaie5004c12023-05-23 17:28:03 +010010#include <cortex_a715.h>
johpow01aef12f22020-10-15 13:40:04 -050011#include <cpu_macros.S>
12#include <plat_macros.S>
Bipin Ravi32464ba2022-05-06 16:02:30 -050013#include "wa_cve_2022_23960_bhb_vector.S"
johpow01aef12f22020-10-15 13:40:04 -050014
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
Harrison Mutaie5004c12023-05-23 17:28:03 +010017#error "Cortex-A715 must be compiled with HW_ASSISTED_COHERENCY enabled"
johpow01aef12f22020-10-15 13:40:04 -050018#endif
19
20/* 64-bit only core */
21#if CTX_INCLUDE_AARCH32_REGS == 1
Harrison Mutaie5004c12023-05-23 17:28:03 +010022#error "Cortex-A715 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
johpow01aef12f22020-10-15 13:40:04 -050023#endif
24
Bipin Ravi32464ba2022-05-06 16:02:30 -050025#if WORKAROUND_CVE_2022_23960
Harrison Mutaie5004c12023-05-23 17:28:03 +010026 wa_cve_2022_23960_bhb_vector_table CORTEX_A715_BHB_LOOP_COUNT, cortex_a715
Bipin Ravi32464ba2022-05-06 16:02:30 -050027#endif /* WORKAROUND_CVE_2022_23960 */
28
29func check_errata_cve_2022_23960
30#if WORKAROUND_CVE_2022_23960
31 mov x0, #ERRATA_APPLIES
32#else
33 mov x0, #ERRATA_MISSING
34#endif
35 ret
36endfunc check_errata_cve_2022_23960
37
Harrison Mutaie5004c12023-05-23 17:28:03 +010038func cortex_a715_reset_func
johpow01aef12f22020-10-15 13:40:04 -050039 /* Disable speculative loads */
40 msr SSBS, xzr
Bipin Ravi32464ba2022-05-06 16:02:30 -050041
42#if IMAGE_BL31 && WORKAROUND_CVE_2022_23960
43 /*
Harrison Mutaie5004c12023-05-23 17:28:03 +010044 * The Cortex-A715 generic vectors are overridden to apply errata
Bipin Ravi32464ba2022-05-06 16:02:30 -050045 * mitigation on exception entry from lower ELs.
46 */
Harrison Mutaie5004c12023-05-23 17:28:03 +010047 adr x0, wa_cve_vbar_cortex_a715
Bipin Ravi32464ba2022-05-06 16:02:30 -050048 msr vbar_el3, x0
49#endif /* IMAGE_BL31 && WORKAROUND_CVE_2022_23960 */
50
johpow01aef12f22020-10-15 13:40:04 -050051 isb
52 ret
Harrison Mutaie5004c12023-05-23 17:28:03 +010053endfunc cortex_a715_reset_func
johpow01aef12f22020-10-15 13:40:04 -050054
55 /* ----------------------------------------------------
56 * HW will do the cache maintenance while powering down
57 * ----------------------------------------------------
58 */
Harrison Mutaie5004c12023-05-23 17:28:03 +010059func cortex_a715_core_pwr_dwn
johpow01aef12f22020-10-15 13:40:04 -050060 /* ---------------------------------------------------
61 * Enable CPU power down bit in power control register
62 * ---------------------------------------------------
63 */
Harrison Mutaie5004c12023-05-23 17:28:03 +010064 mrs x0, CORTEX_A715_CPUPWRCTLR_EL1
65 orr x0, x0, #CORTEX_A715_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
66 msr CORTEX_A715_CPUPWRCTLR_EL1, x0
johpow01aef12f22020-10-15 13:40:04 -050067 isb
68 ret
Harrison Mutaie5004c12023-05-23 17:28:03 +010069endfunc cortex_a715_core_pwr_dwn
johpow01aef12f22020-10-15 13:40:04 -050070
71#if REPORT_ERRATA
72/*
Harrison Mutaie5004c12023-05-23 17:28:03 +010073 * Errata printing function for Cortex-A715. Must follow AAPCS.
johpow01aef12f22020-10-15 13:40:04 -050074 */
Harrison Mutaie5004c12023-05-23 17:28:03 +010075func cortex_a715_errata_report
Bipin Ravi32464ba2022-05-06 16:02:30 -050076 stp x8, x30, [sp, #-16]!
77
78 bl cpu_get_rev_var
79 mov x8, x0
80
81 /*
82 * Report all errata. The revision-variant information is passed to
83 * checking functions of each errata.
84 */
Harrison Mutaie5004c12023-05-23 17:28:03 +010085 report_errata WORKAROUND_CVE_2022_23960, cortex_a715, cve_2022_23960
Bipin Ravi32464ba2022-05-06 16:02:30 -050086
87 ldp x8, x30, [sp], #16
johpow01aef12f22020-10-15 13:40:04 -050088 ret
Harrison Mutaie5004c12023-05-23 17:28:03 +010089endfunc cortex_a715_errata_report
johpow01aef12f22020-10-15 13:40:04 -050090#endif
91
92 /* ---------------------------------------------
Harrison Mutaie5004c12023-05-23 17:28:03 +010093 * This function provides Cortex-A715 specific
johpow01aef12f22020-10-15 13:40:04 -050094 * register information for crash reporting.
95 * It needs to return with x6 pointing to
96 * a list of register names in ascii and
97 * x8 - x15 having values of registers to be
98 * reported.
99 * ---------------------------------------------
100 */
Harrison Mutaie5004c12023-05-23 17:28:03 +0100101.section .rodata.cortex_a715_regs, "aS"
102cortex_a715_regs: /* The ascii list of register names to be reported */
johpow01aef12f22020-10-15 13:40:04 -0500103 .asciz "cpuectlr_el1", ""
104
Harrison Mutaie5004c12023-05-23 17:28:03 +0100105func cortex_a715_cpu_reg_dump
106 adr x6, cortex_a715_regs
107 mrs x8, CORTEX_A715_CPUECTLR_EL1
johpow01aef12f22020-10-15 13:40:04 -0500108 ret
Harrison Mutaie5004c12023-05-23 17:28:03 +0100109endfunc cortex_a715_cpu_reg_dump
johpow01aef12f22020-10-15 13:40:04 -0500110
Harrison Mutaie5004c12023-05-23 17:28:03 +0100111declare_cpu_ops cortex_a715, CORTEX_A715_MIDR, \
112 cortex_a715_reset_func, \
113 cortex_a715_core_pwr_dwn