blob: 472cd2e0da1ec495f9646871bf28b696030b0979 [file] [log] [blame]
developer550bf5e2016-07-11 16:05:23 +08001/*
Douglas Raillard21362a92016-12-02 13:51:54 +00002 * Copyright (c) 2016-2017, ARM Limited and Contributors. All rights reserved.
developer550bf5e2016-07-11 16:05:23 +08003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <platform_def.h>
32
33OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
34OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
35ENTRY(bl31_entrypoint)
36
37
38MEMORY {
39 RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_TZRAM_SIZE
40 RAM2 (rwx): ORIGIN = TZRAM2_BASE, LENGTH = TZRAM2_SIZE
41}
42
43
44SECTIONS
45{
46 . = BL31_BASE;
47
48 ASSERT(. == ALIGN(2048),
49 "vector base is not aligned on a 2K boundary.")
50
51 __RO_START__ = .;
52 vector . : {
53 *(.vectors)
54 } >RAM
55
56 ASSERT(. == ALIGN(4096),
57 "BL31_BASE address is not aligned on a page boundary.")
58
59 ro . : {
60 *bl31_entrypoint.o(.text*)
61 *(.text*)
62 *(.rodata*)
63
64 /* Ensure 8-byte alignment for descriptors and ensure inclusion */
65 . = ALIGN(8);
66 __RT_SVC_DESCS_START__ = .;
67 KEEP(*(rt_svc_descs))
68 __RT_SVC_DESCS_END__ = .;
69
70 /*
71 * Ensure 8-byte alignment for cpu_ops so that its fields are also
72 * aligned. Also ensure cpu_ops inclusion.
73 */
74 . = ALIGN(8);
75 __CPU_OPS_START__ = .;
76 KEEP(*(cpu_ops))
77 __CPU_OPS_END__ = .;
78
79 __RO_END_UNALIGNED__ = .;
80 /*
81 * Memory page(s) mapped to this section will be marked as read-only,
82 * executable. No RW data from the next section must creep in.
83 * Ensure the rest of the current memory page is unused.
84 */
85 . = NEXT(4096);
86 __RO_END__ = .;
87 } >RAM
88
89 ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
90 "cpu_ops not defined for this platform.")
91
92 /*
93 * Define a linker symbol to mark start of the RW memory area for this
94 * image.
95 */
96 __RW_START__ = . ;
97
98 .data . : {
99 __DATA_START__ = .;
100 *(.data*)
101 __DATA_END__ = .;
102 } >RAM
103
104#ifdef BL31_PROGBITS_LIMIT
105 ASSERT(. <= BL31_PROGBITS_LIMIT, "BL3-1 progbits has exceeded its limit.")
106#endif
107
108 stacks (NOLOAD) : {
109 __STACKS_START__ = .;
110 *(tzfw_normal_stacks)
111 __STACKS_END__ = .;
112 } >RAM
113
114 /*
115 * The .bss section gets initialised to 0 at runtime.
Douglas Raillard21362a92016-12-02 13:51:54 +0000116 * Its base address should be 16-byte aligned for better performance of the
117 * zero-initialization code.
developer550bf5e2016-07-11 16:05:23 +0800118 */
119 .bss (NOLOAD) : ALIGN(16) {
120 __BSS_START__ = .;
121 *(.bss*)
122 *(COMMON)
123#if !USE_COHERENT_MEM
124 /*
125 * Bakery locks are stored in normal .bss memory
126 *
127 * Each lock's data is spread across multiple cache lines, one per CPU,
128 * but multiple locks can share the same cache line.
129 * The compiler will allocate enough memory for one CPU's bakery locks,
130 * the remaining cache lines are allocated by the linker script
131 */
132 . = ALIGN(CACHE_WRITEBACK_GRANULE);
133 __BAKERY_LOCK_START__ = .;
134 *(bakery_lock)
135 . = ALIGN(CACHE_WRITEBACK_GRANULE);
136 __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(. - __BAKERY_LOCK_START__);
137 . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1));
138 __BAKERY_LOCK_END__ = .;
139#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE
140 ASSERT(__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE,
141 "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements");
142#endif
143#endif
144 __BSS_END__ = .;
145 __RW_END__ = .;
146 } >RAM
147
148 ASSERT(. <= BL31_LIMIT, "BL3-1 image has exceeded its limit.")
149
150 /*
151 * The xlat_table section is for full, aligned page tables (4K).
152 * Removing them from .bss avoids forcing 4K alignment on
153 * the .bss section and eliminates the unecessary zero init
154 */
155 xlat_table (NOLOAD) : {
156 *(xlat_table)
157 } >RAM2
158
159#if USE_COHERENT_MEM
160 /*
161 * The base address of the coherent memory section must be page-aligned (4K)
162 * to guarantee that the coherent data are stored on their own pages and
163 * are not mixed with normal data. This is required to set up the correct
164 * memory attributes for the coherent data page tables.
165 */
166 coherent_ram (NOLOAD) : ALIGN(4096) {
167 __COHERENT_RAM_START__ = .;
168 /*
169 * Bakery locks are stored in coherent memory
170 *
171 * Each lock's data is contiguous and fully allocated by the compiler
172 */
173 *(bakery_lock)
174 *(tzfw_coherent_mem)
175 __COHERENT_RAM_END_UNALIGNED__ = .;
176 /*
177 * Memory page(s) mapped to this section will be marked
178 * as device memory. No other unexpected data must creep in.
179 * Ensure the rest of the current memory page is unused.
180 */
181 . = NEXT(4096);
182 __COHERENT_RAM_END__ = .;
183 } >RAM2
184#endif
185
186 /*
187 * Define a linker symbol to mark end of the RW memory area for this
188 * image.
189 */
190 __BL31_END__ = .;
191
192 __BSS_SIZE__ = SIZEOF(.bss);
193#if USE_COHERENT_MEM
194 __COHERENT_RAM_UNALIGNED_SIZE__ =
195 __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
196#endif
197
198 ASSERT(. <= TZRAM2_LIMIT, "TZRAM2 image has exceeded its limit.")
199}