blob: 73fee607f0633ad6a42bfaf005cba1f74989bb6a [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7c6df5b2018-01-15 14:43:42 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <bl1/bl1.h>
13#include <common/bl_common.h>
14#include <drivers/arm/sp805.h>
15#include <lib/utils.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
17#include <plat/common/platform.h>
18
Dan Handley9df48042015-03-19 18:58:55 +000019#include <plat_arm.h>
Antonio Nino Diaz61aff002018-10-19 16:52:22 +010020
Sandrine Bailleuxd7c47502015-10-02 09:32:35 +010021#include "../../../bl1/bl1_private.h"
Dan Handley9df48042015-03-19 18:58:55 +000022
Dan Handley9df48042015-03-19 18:58:55 +000023/* Weak definitions may be overridden in specific ARM standard platform */
24#pragma weak bl1_early_platform_setup
25#pragma weak bl1_plat_arch_setup
26#pragma weak bl1_platform_setup
27#pragma weak bl1_plat_sec_mem_layout
Yatharth Kocharede39cb2016-11-14 12:01:04 +000028#pragma weak bl1_plat_prepare_exit
Sathees Balya22576072018-09-03 17:41:13 +010029#pragma weak bl1_plat_get_next_image_id
30#pragma weak plat_arm_bl1_fwu_needed
Dan Handley9df48042015-03-19 18:58:55 +000031
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010032#define MAP_BL1_TOTAL MAP_REGION_FLAT( \
33 bl1_tzram_layout.total_base, \
34 bl1_tzram_layout.total_size, \
35 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010036/*
37 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
38 * otherwise one region is defined containing both
39 */
40#if SEPARATE_CODE_AND_RODATA
41#define MAP_BL1_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010042 BL_CODE_BASE, \
43 BL1_CODE_END - BL_CODE_BASE, \
Daniel Boulby4e97abd2018-07-16 14:09:15 +010044 MT_CODE | MT_SECURE), \
45 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010046 BL1_RO_DATA_BASE, \
47 BL1_RO_DATA_END \
48 - BL_RO_DATA_BASE, \
49 MT_RO_DATA | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010050#else
51#define MAP_BL1_RO MAP_REGION_FLAT( \
52 BL_CODE_BASE, \
53 BL1_CODE_END - BL_CODE_BASE, \
54 MT_CODE | MT_SECURE)
55#endif
Dan Handley9df48042015-03-19 18:58:55 +000056
57/* Data structure which holds the extents of the trusted SRAM for BL1*/
58static meminfo_t bl1_tzram_layout;
59
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020060struct meminfo *bl1_plat_sec_mem_layout(void)
Dan Handley9df48042015-03-19 18:58:55 +000061{
62 return &bl1_tzram_layout;
63}
64
65/*******************************************************************************
66 * BL1 specific platform actions shared between ARM standard platforms.
67 ******************************************************************************/
68void arm_bl1_early_platform_setup(void)
69{
Dan Handley9df48042015-03-19 18:58:55 +000070
Juan Castillob6132f12015-10-06 14:01:35 +010071#if !ARM_DISABLE_TRUSTED_WDOG
72 /* Enable watchdog */
73 sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
74#endif
75
Dan Handley9df48042015-03-19 18:58:55 +000076 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010077 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000078
79 /* Allow BL1 to see the whole Trusted RAM */
80 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
81 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
Dan Handley9df48042015-03-19 18:58:55 +000082}
83
84void bl1_early_platform_setup(void)
85{
86 arm_bl1_early_platform_setup();
87
88 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000089 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +000090 * No need for locks as no other CPU is active.
91 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000092 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +000093 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000094 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +000095 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000096 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +000097}
98
99/******************************************************************************
100 * Perform the very early platform specific architecture setup shared between
101 * ARM standard platforms. This only does basic initialization. Later
102 * architectural setup (bl1_arch_setup()) does not do anything platform
103 * specific.
104 *****************************************************************************/
105void arm_bl1_plat_arch_setup(void)
106{
Soby Mathewb9856482018-09-18 11:42:42 +0100107#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
108 /*
109 * Ensure ARM platforms don't use coherent memory in BL1 unless
110 * cryptocell integration is enabled.
111 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100112 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000113#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100114
115 const mmap_region_t bl_regions[] = {
116 MAP_BL1_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100117 MAP_BL1_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100118#if USE_ROMLIB
119 ARM_MAP_ROMLIB_CODE,
120 ARM_MAP_ROMLIB_DATA,
Soby Mathewb9856482018-09-18 11:42:42 +0100121#endif
122#if ARM_CRYPTOCELL_INTEG
123 ARM_MAP_BL_COHERENT_RAM,
124#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100125 {0}
126 };
127
Roberto Vargas344ff022018-10-19 16:44:18 +0100128 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100129#ifdef AARCH32
Antonio Nino Diaz533d3a82018-08-07 16:35:19 +0100130 enable_mmu_svc_mon(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100131#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100132 enable_mmu_el3(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100133#endif /* AARCH32 */
Roberto Vargase3adc372018-05-23 09:27:06 +0100134
135 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000136}
137
138void bl1_plat_arch_setup(void)
139{
140 arm_bl1_plat_arch_setup();
141}
142
143/*
144 * Perform the platform specific architecture setup shared between
145 * ARM standard platforms.
146 */
147void arm_bl1_platform_setup(void)
148{
149 /* Initialise the IO layer and register platform IO devices */
150 plat_arm_io_setup();
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000151 arm_load_tb_fw_config();
John Tsichritzisc34341a2018-07-30 13:41:52 +0100152#if TRUSTED_BOARD_BOOT
153 /* Share the Mbed TLS heap info with other images */
154 arm_bl1_set_mbedtls_heap();
155#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100156
Soby Mathewd969a7e2018-06-11 16:40:36 +0100157 /*
158 * Allow access to the System counter timer module and program
159 * counter frequency for non secure images during FWU
160 */
161 arm_configure_sys_timer();
162 write_cntfrq_el0(plat_get_syscnt_freq2());
Dan Handley9df48042015-03-19 18:58:55 +0000163}
164
165void bl1_platform_setup(void)
166{
167 arm_bl1_platform_setup();
168}
169
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000170void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
171{
Juan Castillob6132f12015-10-06 14:01:35 +0100172#if !ARM_DISABLE_TRUSTED_WDOG
173 /* Disable watchdog before leaving BL1 */
174 sp805_stop(ARM_SP805_TWDG_BASE);
175#endif
176
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000177#ifdef EL3_PAYLOAD_BASE
178 /*
179 * Program the EL3 payload's entry point address into the CPUs mailbox
180 * in order to release secondary CPUs from their holding pen and make
181 * them jump there.
182 */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100183 plat_arm_program_trusted_mailbox(ep_info->pc);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000184 dsbsy();
185 sev();
186#endif
187}
Soby Mathew94273572018-03-07 11:32:04 +0000188
Sathees Balya22576072018-09-03 17:41:13 +0100189/*
190 * On Arm platforms, the FWU process is triggered when the FIP image has
191 * been tampered with.
192 */
193int plat_arm_bl1_fwu_needed(void)
194{
195 return (arm_io_is_toc_valid() != 1);
196}
197
Soby Mathew94273572018-03-07 11:32:04 +0000198/*******************************************************************************
199 * The following function checks if Firmware update is needed,
200 * by checking if TOC in FIP image is valid or not.
201 ******************************************************************************/
202unsigned int bl1_plat_get_next_image_id(void)
203{
Sathees Balya22576072018-09-03 17:41:13 +0100204 if (plat_arm_bl1_fwu_needed() != 0)
Soby Mathew94273572018-03-07 11:32:04 +0000205 return NS_BL1U_IMAGE_ID;
206
207 return BL2_IMAGE_ID;
208}