blob: 42d3487024dd6a42a0b5aa238415707a84e90e09 [file] [log] [blame]
Yann Gautieree8f5422019-02-14 11:13:25 +01001/*
Yann Gautiera0a6ff62021-05-10 16:05:18 +02002 * Copyright (C) 2018-2021, STMicroelectronics - All Rights Reserved
Yann Gautieree8f5422019-02-14 11:13:25 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef STM32MP_COMMON_H
8#define STM32MP_COMMON_H
9
Yann Gautiera2e2a302019-02-14 11:13:39 +010010#include <stdbool.h>
11
Yann Gautiere97b6632019-04-19 10:48:36 +020012#include <platform_def.h>
13
Yann Gautiered6515d2021-03-08 15:03:35 +010014#define JEDEC_ST_BKID U(0x0)
15#define JEDEC_ST_MFID U(0x20)
16
Yann Gautieree8f5422019-02-14 11:13:25 +010017/* Functions to save and get boot context address given by ROM code */
Yann Gautiera2e2a302019-02-14 11:13:39 +010018void stm32mp_save_boot_ctx_address(uintptr_t address);
19uintptr_t stm32mp_get_boot_ctx_address(void);
Yann Gautieree8f5422019-02-14 11:13:25 +010020
Yann Gautieraf19ff92019-06-04 18:23:10 +020021bool stm32mp_is_single_core(void);
Lionel Debieve0e73d732019-09-16 12:17:09 +020022bool stm32mp_is_closed_device(void);
Yann Gautieraf19ff92019-06-04 18:23:10 +020023
Yann Gautier3d78a2e2019-02-14 11:01:20 +010024/* Return the base address of the DDR controller */
25uintptr_t stm32mp_ddrctrl_base(void);
26
27/* Return the base address of the DDR PHY */
28uintptr_t stm32mp_ddrphyc_base(void);
29
30/* Return the base address of the PWR peripheral */
31uintptr_t stm32mp_pwr_base(void);
32
33/* Return the base address of the RCC peripheral */
34uintptr_t stm32mp_rcc_base(void);
35
Yann Gautierf540a592019-05-22 19:13:51 +020036/* Check MMU status to allow spinlock use */
37bool stm32mp_lock_available(void);
38
Yann Gautier091eab52019-06-04 18:06:34 +020039/* Get IWDG platform instance ID from peripheral IO memory base address */
40uint32_t stm32_iwdg_get_instance(uintptr_t base);
41
42/* Return bitflag mask for expected IWDG configuration from OTP content */
43uint32_t stm32_iwdg_get_otp_config(uint32_t iwdg_inst);
44
45#if defined(IMAGE_BL2)
46/* Update OTP shadow registers with IWDG configuration from device tree */
47uint32_t stm32_iwdg_shadow_update(uint32_t iwdg_inst, uint32_t flags);
48#endif
49
Yann Gautieree8f5422019-02-14 11:13:25 +010050/*
51 * Platform util functions for the GPIO driver
52 * @bank: Target GPIO bank ID as per DT bindings
53 *
54 * Platform shall implement these functions to provide to stm32_gpio
55 * driver the resource reference for a target GPIO bank. That are
56 * memory mapped interface base address, interface offset (see below)
57 * and clock identifier.
58 *
59 * stm32_get_gpio_bank_offset() returns a bank offset that is used to
60 * check DT configuration matches platform implementation of the banks
61 * description.
62 */
63uintptr_t stm32_get_gpio_bank_base(unsigned int bank);
64unsigned long stm32_get_gpio_bank_clock(unsigned int bank);
65uint32_t stm32_get_gpio_bank_offset(unsigned int bank);
66
Etienne Carriered81dadf2020-04-25 11:14:45 +020067/* Return node offset for target GPIO bank ID @bank or a FDT error code */
68int stm32_get_gpio_bank_pinctrl_node(void *fdt, unsigned int bank);
69
Yann Gautiera0a6ff62021-05-10 16:05:18 +020070/* Get the chip revision */
71uint32_t stm32mp_get_chip_version(void);
72/* Get the chip device ID */
73uint32_t stm32mp_get_chip_dev_id(void);
74
75/* Get SOC name */
76#define STM32_SOC_NAME_SIZE 20
77void stm32mp_get_soc_name(char name[STM32_SOC_NAME_SIZE]);
78
Yann Gautierc7374052019-06-04 18:02:37 +020079/* Print CPU information */
80void stm32mp_print_cpuinfo(void);
81
Yann Gautier35dc0772019-05-13 18:34:48 +020082/* Print board information */
83void stm32mp_print_boardinfo(void);
84
Yann Gautiera2e2a302019-02-14 11:13:39 +010085/*
86 * Util for clock gating and to get clock rate for stm32 and platform drivers
87 * @id: Target clock ID, ID used in clock DT bindings
88 */
89bool stm32mp_clk_is_enabled(unsigned long id);
Yann Gautiere4a3c352019-02-14 10:53:33 +010090void stm32mp_clk_enable(unsigned long id);
91void stm32mp_clk_disable(unsigned long id);
Yann Gautiera2e2a302019-02-14 11:13:39 +010092unsigned long stm32mp_clk_get_rate(unsigned long id);
93
Yann Gautieree8f5422019-02-14 11:13:25 +010094/* Initialise the IO layer and register platform IO devices */
Yann Gautiera2e2a302019-02-14 11:13:39 +010095void stm32mp_io_setup(void);
Yann Gautieree8f5422019-02-14 11:13:25 +010096
Yann Gautiere97b6632019-04-19 10:48:36 +020097/*
98 * Check that the STM32 header of a .stm32 binary image is valid
99 * @param header: pointer to the stm32 image header
100 * @param buffer: address of the binary image (payload)
101 * @return: 0 on success, negative value in case of error
102 */
103int stm32mp_check_header(boot_api_image_header_t *header, uintptr_t buffer);
104
Yann Gautiera55169b2020-01-10 18:18:59 +0100105/* Functions to map DDR in MMU with non-cacheable attribute, and unmap it */
106int stm32mp_map_ddr_non_cacheable(void);
107int stm32mp_unmap_ddr(void);
108
Yann Gautieree8f5422019-02-14 11:13:25 +0100109#endif /* STM32MP_COMMON_H */