blob: dee99fb131fc3f60d69910c3108a0a8c1ab96e48 [file] [log] [blame]
Varun Wadekardc799302015-12-28 16:36:42 -08001/*
Max Shvetsovb932ee32020-01-24 13:48:53 +00002 * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved.
Varun Wadekar15f36262018-07-06 10:39:32 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekardc799302015-12-28 16:36:42 -08004 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekardc799302015-12-28 16:36:42 -08006 */
7
Varun Wadekardc799302015-12-28 16:36:42 -08008#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch_helpers.h>
11#include <bl31/interrupt_mgmt.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
Varun Wadekardc799302015-12-28 16:36:42 -080014#include <context.h>
Varun Wadekardc799302015-12-28 16:36:42 -080015#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <lib/el3_runtime/context_mgmt.h>
17#include <plat/common/platform.h>
18
Varun Wadekarc6041c92018-01-26 10:33:42 -080019#if ENABLE_WDT_LEGACY_FIQ_HANDLING
20#include <flowctrl.h>
21#endif
Varun Wadekardc799302015-12-28 16:36:42 -080022#include <tegra_def.h>
23#include <tegra_private.h>
24
Varun Wadekarc6041c92018-01-26 10:33:42 -080025/* Legacy FIQ used by earlier Tegra platforms */
26#define LEGACY_FIQ_PPI_WDT 28U
27
Varun Wadekardc799302015-12-28 16:36:42 -080028/*******************************************************************************
29 * Static variables
30 ******************************************************************************/
31static uint64_t ns_fiq_handler_addr;
Anthony Zhoud1d39a42017-02-24 14:44:21 +080032static uint32_t fiq_handler_active;
Varun Wadekardc799302015-12-28 16:36:42 -080033static pcpu_fiq_state_t fiq_state[PLATFORM_CORE_COUNT];
34
35/*******************************************************************************
36 * Handler for FIQ interrupts
37 ******************************************************************************/
38static uint64_t tegra_fiq_interrupt_handler(uint32_t id,
39 uint32_t flags,
40 void *handle,
41 void *cookie)
42{
43 cpu_context_t *ctx = cm_get_context(NON_SECURE);
44 el3_state_t *el3state_ctx = get_el3state_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +080045 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -080046 uint32_t irq;
47
Anthony Zhoua2e96ad2017-05-08 20:29:33 +080048 (void)id;
49 (void)flags;
50 (void)handle;
51 (void)cookie;
52
Varun Wadekardc799302015-12-28 16:36:42 -080053 /*
Varun Wadekar6e62ad92018-01-04 13:41:27 -080054 * Read the pending interrupt ID
Varun Wadekardc799302015-12-28 16:36:42 -080055 */
Varun Wadekar6e62ad92018-01-04 13:41:27 -080056 irq = plat_ic_get_pending_interrupt_id();
Varun Wadekardc799302015-12-28 16:36:42 -080057
Varun Wadekardc799302015-12-28 16:36:42 -080058 /*
Varun Wadekar6e62ad92018-01-04 13:41:27 -080059 * Jump to NS world only if the NS world's FIQ handler has
60 * been registered
Varun Wadekardc799302015-12-28 16:36:42 -080061 */
Varun Wadekar6e62ad92018-01-04 13:41:27 -080062 if (ns_fiq_handler_addr != 0U) {
63
64 /*
65 * The FIQ was generated when the execution was in the non-secure
66 * world. Save the context registers to start with.
67 */
68 cm_el1_sysregs_context_save(NON_SECURE);
69
70 /*
71 * Save elr_el3 and spsr_el3 from the saved context, and overwrite
72 * the context with the NS fiq_handler_addr and SPSR value.
73 */
74 fiq_state[cpu].elr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_ELR_EL3));
75 fiq_state[cpu].spsr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_SPSR_EL3));
76
77 /*
78 * Set the new ELR to continue execution in the NS world using the
79 * FIQ handler registered earlier.
80 */
81 cm_set_elr_el3(NON_SECURE, ns_fiq_handler_addr);
82 }
Varun Wadekarc6041c92018-01-26 10:33:42 -080083
84#if ENABLE_WDT_LEGACY_FIQ_HANDLING
85 /*
86 * Tegra platforms that use LEGACY_FIQ as the watchdog timer FIQ
87 * need to issue an IPI to other CPUs, to allow them to handle
88 * the "system hung" scenario. This interrupt is passed to the GICD
89 * via the Flow Controller. So, once we receive this interrupt,
90 * disable the routing so that we can mark it as "complete" in the
91 * GIC later.
92 */
93 if (irq == LEGACY_FIQ_PPI_WDT) {
94 tegra_fc_disable_fiq_to_ccplex_routing();
95 }
96#endif
Varun Wadekardc799302015-12-28 16:36:42 -080097
98 /*
99 * Mark this interrupt as complete to avoid a FIQ storm.
100 */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800101 if (irq < 1022U) {
Varun Wadekar6e62ad92018-01-04 13:41:27 -0800102 (void)plat_ic_acknowledge_interrupt();
Varun Wadekardc799302015-12-28 16:36:42 -0800103 plat_ic_end_of_interrupt(irq);
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800104 }
Varun Wadekardc799302015-12-28 16:36:42 -0800105
Varun Wadekardc799302015-12-28 16:36:42 -0800106 return 0;
107}
108
109/*******************************************************************************
110 * Setup handler for FIQ interrupts
111 ******************************************************************************/
112void tegra_fiq_handler_setup(void)
113{
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800114 uint32_t flags;
115 int32_t rc;
Varun Wadekardc799302015-12-28 16:36:42 -0800116
117 /* return if already registered */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800118 if (fiq_handler_active == 0U) {
119 /*
120 * Register an interrupt handler for FIQ interrupts generated for
121 * NS interrupt sources
122 */
123 flags = 0U;
124 set_interrupt_rm_flag((flags), (NON_SECURE));
125 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
126 tegra_fiq_interrupt_handler,
127 flags);
128 if (rc != 0) {
129 panic();
130 }
Varun Wadekardc799302015-12-28 16:36:42 -0800131
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800132 /* handler is now active */
133 fiq_handler_active = 1;
134 }
Varun Wadekardc799302015-12-28 16:36:42 -0800135}
136
137/*******************************************************************************
138 * Validate and store NS world's entrypoint for FIQ interrupts
139 ******************************************************************************/
140void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint)
141{
142 ns_fiq_handler_addr = entrypoint;
143}
144
145/*******************************************************************************
146 * Handler to return the NS EL1/EL0 CPU context
147 ******************************************************************************/
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800148int32_t tegra_fiq_get_intr_context(void)
Varun Wadekardc799302015-12-28 16:36:42 -0800149{
150 cpu_context_t *ctx = cm_get_context(NON_SECURE);
151 gp_regs_t *gpregs_ctx = get_gpregs_ctx(ctx);
Max Shvetsovb932ee32020-01-24 13:48:53 +0000152 const el1_sysregs_t *el1state_ctx = get_el1_sysregs_ctx(ctx);
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800153 uint32_t cpu = plat_my_core_pos();
Varun Wadekardc799302015-12-28 16:36:42 -0800154 uint64_t val;
155
156 /*
157 * We store the ELR_EL3, SPSR_EL3, SP_EL0 and SP_EL1 registers so
158 * that el3_exit() sends these values back to the NS world.
159 */
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800160 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X0), (fiq_state[cpu].elr_el3));
161 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X1), (fiq_state[cpu].spsr_el3));
Varun Wadekardc799302015-12-28 16:36:42 -0800162
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800163 val = read_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_SP_EL0));
164 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X2), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800165
Anthony Zhoud1d39a42017-02-24 14:44:21 +0800166 val = read_ctx_reg((el1state_ctx), (uint32_t)(CTX_SP_EL1));
167 write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X3), (val));
Varun Wadekardc799302015-12-28 16:36:42 -0800168
169 return 0;
170}