blob: e4909b9c1d7e51768d2f419087f537c6d372bd7b [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
2 * Copyright (c) 2018, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <common/debug.h>
10
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +020011#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_h3n_v30.h"
14
15#define RCAR_QOS_VERSION "rev.0.03"
16
17#define QOSCTRL_FSS (QOS_BASE1 + 0x0048U)
18
19#define QOSWT_TIME_BANK0 (20000000U) /* unit:ns */
20
21#define QOSWT_WTEN_ENABLE (0x1U)
22
23#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3N (SL_INIT_SSLOTCLK_H3N - 0x5U)
24
25#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
26#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
27#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
28#define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
29
30#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
31#define WT_BASE_SUB_SLOT_NUM0 (12U)
32#define QOSWT_WTSET0_PERIOD0_H3N ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_H3N)-1U)
33#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
34#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
35
36#define QOSWT_WTSET1_PERIOD1_H3N (QOSWT_WTSET0_PERIOD0_H3N)
37#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_SSLOT0)
38#define QOSWT_WTSET1_SLOTSLOT1 (QOSWT_WTSET0_SLOTSLOT0)
39
40#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
41
42#if RCAR_REF_INT == RCAR_REF_DEFAULT
43#include "qos_init_h3n_v30_mstat195.h"
44#else
45#include "qos_init_h3n_v30_mstat390.h"
46#endif
47
48#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
49
50#if RCAR_REF_INT == RCAR_REF_DEFAULT
51#include "qos_init_h3n_v30_qoswt195.h"
52#else
53#include "qos_init_h3n_v30_qoswt390.h"
54#endif
55
56#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
57
58#endif
59
60static void dbsc_setting(void)
61{
62 uint32_t md = 0;
63
64 /* Register write enable */
65 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
66
67 /* BUFCAM settings */
68 io_write_32(DBSC_DBCAM0CNF1, 0x00043218U); /* dbcam0cnf1 */
69 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4U); /* dbcam0cnf2 */
70 io_write_32(DBSC_DBCAM0CNF3, 0x00000000U); /* dbcam0cnf3 */
71 io_write_32(DBSC_DBSCHCNT0, 0x000F0037U); /* dbschcnt0 */
72 io_write_32(DBSC_DBSCHSZ0, 0x00000001U); /* dbschsz0 */
73 io_write_32(DBSC_DBSCHRW0, 0x22421111U); /* dbschrw0 */
74
75 md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17;
76
77 switch (md) {
78 case 0x0:
79 /* DDR3200 */
80 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
81 break;
82 case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */
83 /* DDR2800 */
84 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
85 break;
86 case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */
87 /* DDR2400 */
88 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
89 break;
90 default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */
91 /* DDR1600 */
92 io_write_32(DBSC_SCFCTST2, 0x012F1123U);
93 break;
94 }
95
96 /* QoS Settings */
97 io_write_32(DBSC_DBSCHQOS00, 0x00000F00U);
98 io_write_32(DBSC_DBSCHQOS01, 0x00000B00U);
99 io_write_32(DBSC_DBSCHQOS02, 0x00000000U);
100 io_write_32(DBSC_DBSCHQOS03, 0x00000000U);
101 io_write_32(DBSC_DBSCHQOS40, 0x00000300U);
102 io_write_32(DBSC_DBSCHQOS41, 0x000002F0U);
103 io_write_32(DBSC_DBSCHQOS42, 0x00000200U);
104 io_write_32(DBSC_DBSCHQOS43, 0x00000100U);
105 io_write_32(DBSC_DBSCHQOS90, 0x00000100U);
106 io_write_32(DBSC_DBSCHQOS91, 0x000000F0U);
107 io_write_32(DBSC_DBSCHQOS92, 0x000000A0U);
108 io_write_32(DBSC_DBSCHQOS93, 0x00000040U);
109 io_write_32(DBSC_DBSCHQOS120, 0x00000040U);
110 io_write_32(DBSC_DBSCHQOS121, 0x00000030U);
111 io_write_32(DBSC_DBSCHQOS122, 0x00000020U);
112 io_write_32(DBSC_DBSCHQOS123, 0x00000010U);
113 io_write_32(DBSC_DBSCHQOS130, 0x00000100U);
114 io_write_32(DBSC_DBSCHQOS131, 0x000000F0U);
115 io_write_32(DBSC_DBSCHQOS132, 0x000000A0U);
116 io_write_32(DBSC_DBSCHQOS133, 0x00000040U);
117 io_write_32(DBSC_DBSCHQOS140, 0x000000C0U);
118 io_write_32(DBSC_DBSCHQOS141, 0x000000B0U);
119 io_write_32(DBSC_DBSCHQOS142, 0x00000080U);
120 io_write_32(DBSC_DBSCHQOS143, 0x00000040U);
121 io_write_32(DBSC_DBSCHQOS150, 0x00000040U);
122 io_write_32(DBSC_DBSCHQOS151, 0x00000030U);
123 io_write_32(DBSC_DBSCHQOS152, 0x00000020U);
124 io_write_32(DBSC_DBSCHQOS153, 0x00000010U);
125
126 /* Register write protect */
127 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
128}
129
130void qos_init_h3n_v30(void)
131{
132 unsigned int split_area;
133 dbsc_setting();
134
135 /* use 1(2GB) for RCAR_DRAM_LPDDR4_MEMCONF for H3N */
136 split_area = 0x1CU;
137
138 /* DRAM Split Address mapping */
139#if (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH)
140#if RCAR_LSI == RCAR_H3N
141#error "Don't set DRAM Split 4ch(H3N)"
142#else
143 ERROR("DRAM Split 4ch not supported.(H3N)");
144 panic();
145#endif
146#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
147 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
148 NOTICE("BL2: DRAM Split is 2ch(DDR %x)\n", (int)qos_init_ddr_phyvalid);
149
150 io_write_32(AXI_ADSPLCR0, ADSPLCR0_AREA(split_area));
151 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
152 | ADSPLCR0_SPLITSEL(0xFFU)
153 | ADSPLCR0_AREA(split_area)
154 | ADSPLCR0_SWP);
155 io_write_32(AXI_ADSPLCR2, 0x00001004U);
156 io_write_32(AXI_ADSPLCR3, 0x00000000U);
157#else
158 io_write_32(AXI_ADSPLCR0, ADSPLCR0_AREA(split_area));
159 NOTICE("BL2: DRAM Split is OFF(DDR %x)\n", (int)qos_init_ddr_phyvalid);
160#endif
161
162#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
163#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
164 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
165#endif
166
167#if RCAR_REF_INT == RCAR_REF_DEFAULT
168 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
169#else
170 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
171#endif
172
173#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
174 NOTICE("BL2: Periodic Write DQ Training\n");
175#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
176
177 io_write_32(QOSCTRL_RAS, 0x00000044U);
178 io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
179 io_write_32(QOSCTRL_DANT, 0x0020100AU);
180 io_write_32(QOSCTRL_FSS, 0x0000000AU);
181 io_write_32(QOSCTRL_INSFC, 0x06330001U);
182 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
183
184 /* GPU Boost Mode */
185 io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
186
187 io_write_32(QOSCTRL_SL_INIT,
188 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
189 SL_INIT_SSLOTCLK_H3N);
190 io_write_32(QOSCTRL_REF_ARS,
191 ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_H3N << 16)));
192
193 {
194 uint32_t i;
195
196 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
197 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
198 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
199 }
200 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
201 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
202 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
203 }
204#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
205 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
206 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
207 qoswt_fix[i]);
208 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
209 qoswt_fix[i]);
210 }
211 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
212 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
213 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
214 }
215#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
216 }
217
218 /* AXI setting */
219 io_write_32(AXI_MMCR, 0x00010008U);
220 io_write_32(AXI_TR3CR, 0x00010000U);
221 io_write_32(AXI_TR4CR, 0x00010000U);
222
223 /* 3DG bus Leaf setting */
224 io_write_32(GPU_ACT_GRD, 0x00001234U);
225 io_write_32(GPU_ACT0, 0x00000000U);
226 io_write_32(GPU_ACT1, 0x00000000U);
227 io_write_32(GPU_ACT2, 0x00000000U);
228 io_write_32(GPU_ACT3, 0x00000000U);
229 io_write_32(GPU_ACT_GRD, 0x00000000U);
230
231 /* RT bus Leaf setting */
232 io_write_32(RT_ACT0, 0x00000000U);
233 io_write_32(RT_ACT1, 0x00000000U);
234
235 /* CCI bus Leaf setting */
236 io_write_32(CPU_ACT0, 0x00000003U);
237 io_write_32(CPU_ACT1, 0x00000003U);
238 io_write_32(CPU_ACT2, 0x00000003U);
239 io_write_32(CPU_ACT3, 0x00000003U);
240
241 io_write_32(QOSCTRL_RAEN, 0x00000001U);
242
243#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
244 /* re-write training setting */
245 io_write_32(QOSWT_WTREF,
246 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
247 io_write_32(QOSWT_WTSET0,
248 ((QOSWT_WTSET0_PERIOD0_H3N << 16) |
249 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
250 io_write_32(QOSWT_WTSET1,
251 ((QOSWT_WTSET1_PERIOD1_H3N << 16) |
252 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
253
254 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
255#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
256
257 io_write_32(QOSCTRL_STATQC, 0x00000001U);
258#else
259 NOTICE("BL2: QoS is None\n");
260
261 io_write_32(QOSCTRL_RAEN, 0x00000001U);
262#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
263}