blob: 265826f9f3d65626453fc68348ae7f8cb0d0f61b [file] [log] [blame]
Usama Arifbec5afd2020-04-17 16:13:39 +01001# Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
2#
3# SPDX-License-Identifier: BSD-3-Clause
4#
5
6CSS_LOAD_SCP_IMAGES := 1
7
8CSS_USE_SCMI_SDS_DRIVER := 1
9
10RAS_EXTENSION := 0
11
12SDEI_SUPPORT := 0
13
14EL3_EXCEPTION_HANDLING := 0
15
16HANDLE_EA_EL3_FIRST := 0
17
18# System coherency is managed in hardware
19HW_ASSISTED_COHERENCY := 1
20
21# When building for systems with hardware-assisted coherency, there's no need to
22# use USE_COHERENT_MEM. Require that USE_COHERENT_MEM must be set to 0 too.
23USE_COHERENT_MEM := 0
24
25GIC_ENABLE_V4_EXTN := 1
26
27# GIC-600 configuration
28GICV3_IMPL := GIC600
29
30# Include GICv3 driver files
31include drivers/arm/gic/v3/gicv3.mk
32
33ENT_GIC_SOURCES := ${GICV3_SOURCES} \
34 plat/common/plat_gicv3.c \
35 plat/arm/common/arm_gicv3.c
36
37override NEED_BL2U := no
38
39override ARM_PLAT_MT := 1
40
41TC0_BASE = plat/arm/board/tc0
42
43PLAT_INCLUDES += -I${TC0_BASE}/include/
44
45TC0_CPU_SOURCES := lib/cpus/aarch64/cortex_matterhorn.S
46
47INTERCONNECT_SOURCES := ${TC0_BASE}/tc0_interconnect.c
48
49PLAT_BL_COMMON_SOURCES += ${TC0_BASE}/tc0_plat.c \
50 ${TC0_BASE}/include/tc0_helpers.S
51
52BL1_SOURCES += ${INTERCONNECT_SOURCES} \
53 ${TC0_CPU_SOURCES} \
54 ${TC0_BASE}/tc0_trusted_boot.c \
55 ${TC0_BASE}/tc0_err.c \
56 drivers/arm/sbsa/sbsa.c
57
58
59BL2_SOURCES += ${TC0_BASE}/tc0_security.c \
60 ${TC0_BASE}/tc0_err.c \
61 ${TC0_BASE}/tc0_trusted_boot.c \
62 lib/utils/mem_region.c \
63 plat/arm/common/arm_nor_psci_mem_protect.c
64
65BL31_SOURCES += ${INTERCONNECT_SOURCES} \
66 ${TC0_CPU_SOURCES} \
67 ${ENT_GIC_SOURCES} \
68 ${TC0_BASE}/tc0_bl31_setup.c \
69 ${TC0_BASE}/tc0_topology.c \
70 drivers/cfi/v2m/v2m_flash.c \
71 lib/utils/mem_region.c \
72 plat/arm/common/arm_nor_psci_mem_protect.c
73
74# Add the FDT_SOURCES and options for Dynamic Config
75FDT_SOURCES += ${TC0_BASE}/fdts/${PLAT}_fw_config.dts
76TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_fw_config.dtb
77
78# Add the TB_FW_CONFIG to FIP and specify the same to certtool
79$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config))
80
81#Device tree
82TC0_HW_CONFIG_DTS := fdts/tc0.dts
83TC0_HW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}.dtb
84FDT_SOURCES += ${TC0_HW_CONFIG_DTS}
85$(eval TC0_HW_CONFIG := ${BUILD_PLAT}/$(patsubst %.dts,%.dtb,$(TC0_HW_CONFIG_DTS)))
86
87# Add the HW_CONFIG to FIP and specify the same to certtool
88$(eval $(call TOOL_ADD_PAYLOAD,${TC0_HW_CONFIG},--hw-config))
89
90override CTX_INCLUDE_AARCH32_REGS := 0
91
92override CTX_INCLUDE_PAUTH_REGS := 1
93
94include plat/arm/common/arm_common.mk
95include plat/arm/css/common/css_common.mk
96include plat/arm/soc/common/soc_css.mk
97include plat/arm/board/common/board_common.mk