blob: c09139cf15d59792fd67d52d633e31dc6b38b32b [file] [log] [blame]
developer6d207b42022-07-07 19:30:22 +08001/*
2 * Copyright (c) 2022, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
9
10#define PLAT_PRIMARY_CPU (0x0)
11
12#define MT_GIC_BASE (0x0C000000)
13#define MCUCFG_BASE (0x0C530000)
14#define IO_PHYS (0x10000000)
15
16/* Aggregate of all devices for MMU mapping */
17#define MTK_DEV_RNG0_BASE (MT_GIC_BASE)
18#define MTK_DEV_RNG0_SIZE (0x600000)
19#define MTK_DEV_RNG1_BASE (IO_PHYS)
20#define MTK_DEV_RNG1_SIZE (0x10000000)
21
22/*******************************************************************************
23 * UART related constants
24 ******************************************************************************/
25#define UART0_BASE (IO_PHYS + 0x01002000)
26#define UART_BAUDRATE (115200)
27
28/*******************************************************************************
developer66002552022-07-08 13:58:33 +080029 * GIC-600 & interrupt handling related constants
30 ******************************************************************************/
31/* Base MTK_platform compatible GIC memory map */
32#define BASE_GICD_BASE (MT_GIC_BASE)
33#define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000)
34
35/*******************************************************************************
developer6d207b42022-07-07 19:30:22 +080036 * System counter frequency related constants
37 ******************************************************************************/
38#define SYS_COUNTER_FREQ_IN_HZ (13000000)
39#define SYS_COUNTER_FREQ_IN_MHZ (13)
40
41/*******************************************************************************
42 * Platform binary types for linking
43 ******************************************************************************/
44#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
45#define PLATFORM_LINKER_ARCH aarch64
46
47/*******************************************************************************
48 * Generic platform constants
49 ******************************************************************************/
50#define PLATFORM_STACK_SIZE (0x800)
51
52#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
53
54#define PLAT_MAX_PWR_LVL U(3)
55#define PLAT_MAX_RET_STATE U(1)
56#define PLAT_MAX_OFF_STATE U(9)
57
58#define PLATFORM_SYSTEM_COUNT U(1)
59#define PLATFORM_MCUSYS_COUNT U(1)
60#define PLATFORM_CLUSTER_COUNT U(1)
61#define PLATFORM_CLUSTER0_CORE_COUNT U(8)
62#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
63
64#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
65#define PLATFORM_MAX_CPUS_PER_CLUSTER U(8)
66
67#define SOC_CHIP_ID U(0x8188)
68
69/*******************************************************************************
70 * Platform memory map related constants
71 ******************************************************************************/
72#define TZRAM_BASE (0x54600000)
73#define TZRAM_SIZE (0x00030000)
74
75/*******************************************************************************
76 * BL31 specific defines.
77 ******************************************************************************/
78/*
79 * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
80 * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
81 * little space for growth.
82 */
83#define BL31_BASE (TZRAM_BASE + 0x1000)
84#define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE)
85
86/*******************************************************************************
87 * Platform specific page table and MMU setup constants
88 ******************************************************************************/
89#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
90#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
91#define MAX_XLAT_TABLES (16)
92#define MAX_MMAP_REGIONS (16)
93
94/*******************************************************************************
95 * Declarations and constants to access the mailboxes safely. Each mailbox is
96 * aligned on the biggest cache line size in the platform. This is known only
97 * to the platform as it might have a combination of integrated and external
98 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
99 * line at any cache level. They could belong to different cpus/clusters &
100 * get written while being protected by different locks causing corruption of
101 * a valid mailbox address.
102 ******************************************************************************/
103#define CACHE_WRITEBACK_SHIFT (6)
104#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
105
106#endif /* PLATFORM_DEF_H */