blob: 9ada6b2aa33672299703108a3b7775eaff873e67 [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
Dan Handley2b6b5742015-03-19 19:17:53 +00002 * Copyright (c) 2014-2015, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#ifndef __PLATFORM_DEF_H__
32#define __PLATFORM_DEF_H__
33
Dan Handley2b6b5742015-03-19 19:17:53 +000034#include <arm_def.h>
35#include <board_arm_def.h>
36#include <common_def.h>
37#include <tzc400.h>
38#include <v2m_def.h>
Dan Handley4fd2f5c2014-08-04 11:41:20 +010039#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010040
Soby Mathewa869de12015-05-08 10:18:59 +010041/* Required platform porting definitions */
42#define PLAT_NUM_PWR_DOMAINS (ARM_CLUSTER_COUNT + \
43 PLATFORM_CORE_COUNT)
44#define PLAT_MAX_PWR_LVL ARM_PWR_LVL1
Dan Handleyed6ff952014-05-14 17:44:19 +010045
Dan Handley2b6b5742015-03-19 19:17:53 +000046/*
Soby Mathewa869de12015-05-08 10:18:59 +010047 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000048 */
Dan Handleyed6ff952014-05-14 17:44:19 +010049
Dan Handley2b6b5742015-03-19 19:17:53 +000050/*
51 * Required ARM standard platform porting definitions
52 */
53#define PLAT_ARM_CLUSTER0_CORE_COUNT 4
54#define PLAT_ARM_CLUSTER1_CORE_COUNT 4
Dan Handleyed6ff952014-05-14 17:44:19 +010055
Dan Handley2b6b5742015-03-19 19:17:53 +000056#define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000
57#define PLAT_ARM_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010058
Dan Handley2b6b5742015-03-19 19:17:53 +000059#define PLAT_ARM_TRUSTED_DRAM_BASE 0x06000000
60#define PLAT_ARM_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000061
Dan Handley2b6b5742015-03-19 19:17:53 +000062/* No SCP in FVP */
63#define PLAT_ARM_SCP_TZC_DRAM1_SIZE MAKE_ULL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000064
Dan Handley2b6b5742015-03-19 19:17:53 +000065#define PLAT_ARM_DRAM2_SIZE MAKE_ULL(0x780000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000066
Dan Handley2b6b5742015-03-19 19:17:53 +000067#define PLAT_ARM_SHARED_RAM_CACHED 1
Dan Handleyed6ff952014-05-14 17:44:19 +010068
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010069/*
Dan Handley2b6b5742015-03-19 19:17:53 +000070 * Load address of BL3-3 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010071 */
Dan Handley2b6b5742015-03-19 19:17:53 +000072#define PLAT_ARM_NS_IMAGE_OFFSET (ARM_DRAM1_BASE + 0x8000000)
Dan Handleyed6ff952014-05-14 17:44:19 +010073
Dan Handleyed6ff952014-05-14 17:44:19 +010074
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010075/*
Dan Handley2b6b5742015-03-19 19:17:53 +000076 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010077 */
Dan Handley2b6b5742015-03-19 19:17:53 +000078#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
79#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010080
Dan Handley2b6b5742015-03-19 19:17:53 +000081#define PLAT_ARM_CRASH_UART_BASE V2M_IOFPGA_UART1_BASE
82#define PLAT_ARM_CRASH_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010083
Dan Handley2b6b5742015-03-19 19:17:53 +000084#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
85#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +010086
Dan Handley2b6b5742015-03-19 19:17:53 +000087/* CCI related constants */
88#define PLAT_ARM_CCI_BASE 0x2c090000
89#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 3
90#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 4
Juan Castilloe33ee5f2014-12-19 09:51:00 +000091
Vikram Kanigiria2cee032015-07-31 16:35:05 +010092/* System timer related constants */
93#define PLAT_ARM_NSTIMER_FRAME_ID 1
94
Soby Mathewfeac8fc2015-09-29 15:47:16 +010095/* Mailbox base address */
96#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
97
98
Dan Handley2b6b5742015-03-19 19:17:53 +000099/* TrustZone controller related constants
100 *
101 * Currently only filters 0 and 2 are connected on Base FVP.
102 * Filter 0 : CPU clusters (no access to DRAM by default)
103 * Filter 1 : not connected
104 * Filter 2 : LCDs (access to VRAM allowed by default)
105 * Filter 3 : not connected
106 * Programming unconnected filters will have no effect at the
107 * moment. These filter could, however, be connected in future.
108 * So care should be taken not to configure the unused filters.
109 *
110 * Allow only non-secure access to all DRAM to supported devices.
111 * Give access to the CPUs and Virtio. Some devices
112 * would normally use the default ID so allow that too.
113 */
Vikram Kanigiricab2f5e2015-07-31 14:50:36 +0100114#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handley2b6b5742015-03-19 19:17:53 +0000115#define PLAT_ARM_TZC_FILTERS REG_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100116
Dan Handley2b6b5742015-03-19 19:17:53 +0000117#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
118 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
119 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
120 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
121 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
122 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100123
Dan Handleyed6ff952014-05-14 17:44:19 +0100124
125#endif /* __PLATFORM_DEF_H__ */