blob: 8698ec1121004fc90223b76842d19036768fd7cf [file] [log] [blame]
Yann Gautier3edc7c32019-05-20 19:17:08 +02001/*
Nicolas Le Bayon36898692019-11-18 17:18:06 +01002 * Copyright (c) 2019-2022, STMicroelectronics - All Rights Reserved
Yann Gautier3edc7c32019-05-20 19:17:08 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Yann Gautier3edc7c32019-05-20 19:17:08 +02007#include <common/debug.h>
Etienne Carriere1de46d02020-02-07 13:38:30 +01008#include <drivers/clk.h>
Nicolas Le Bayon36898692019-11-18 17:18:06 +01009#include <drivers/delay_timer.h>
Yann Gautier3edc7c32019-05-20 19:17:08 +020010#include <drivers/st/bsec.h>
11#include <drivers/st/stpmic1.h>
12#include <lib/mmio.h>
13
Nicolas Le Bayon36898692019-11-18 17:18:06 +010014#include <platform_def.h>
Yann Gautier3edc7c32019-05-20 19:17:08 +020015#include <stm32mp_dt.h>
16#include <stm32mp1_private.h>
17
18/*
19 * SYSCFG REGISTER OFFSET (base relative)
20 */
21#define SYSCFG_BOOTR 0x00U
22#define SYSCFG_IOCTRLSETR 0x18U
23#define SYSCFG_ICNR 0x1CU
24#define SYSCFG_CMPCR 0x20U
25#define SYSCFG_CMPENSETR 0x24U
Yann Gautier0315fa02020-10-26 15:21:25 +010026#define SYSCFG_CMPENCLRR 0x28U
Yann Gautier3edc7c32019-05-20 19:17:08 +020027
Yann Gautierb76c61a2020-12-16 10:17:35 +010028#define CMPCR_CMPENSETR_OFFSET 0x4U
29#define CMPCR_CMPENCLRR_OFFSET 0x8U
30
Yann Gautier3edc7c32019-05-20 19:17:08 +020031/*
32 * SYSCFG_BOOTR Register
33 */
34#define SYSCFG_BOOTR_BOOT_MASK GENMASK(2, 0)
35#define SYSCFG_BOOTR_BOOTPD_MASK GENMASK(6, 4)
36#define SYSCFG_BOOTR_BOOTPD_SHIFT 4
37/*
38 * SYSCFG_IOCTRLSETR Register
39 */
40#define SYSCFG_IOCTRLSETR_HSLVEN_TRACE BIT(0)
41#define SYSCFG_IOCTRLSETR_HSLVEN_QUADSPI BIT(1)
42#define SYSCFG_IOCTRLSETR_HSLVEN_ETH BIT(2)
43#define SYSCFG_IOCTRLSETR_HSLVEN_SDMMC BIT(3)
44#define SYSCFG_IOCTRLSETR_HSLVEN_SPI BIT(4)
45
46/*
47 * SYSCFG_ICNR Register
48 */
49#define SYSCFG_ICNR_AXI_M9 BIT(9)
50
51/*
52 * SYSCFG_CMPCR Register
53 */
54#define SYSCFG_CMPCR_SW_CTRL BIT(1)
55#define SYSCFG_CMPCR_READY BIT(8)
56#define SYSCFG_CMPCR_RANSRC GENMASK(19, 16)
57#define SYSCFG_CMPCR_RANSRC_SHIFT 16
58#define SYSCFG_CMPCR_RAPSRC GENMASK(23, 20)
59#define SYSCFG_CMPCR_ANSRC_SHIFT 24
60
Nicolas Le Bayon36898692019-11-18 17:18:06 +010061#define SYSCFG_CMPCR_READY_TIMEOUT_US 10000U
62
Yann Gautier3edc7c32019-05-20 19:17:08 +020063/*
64 * SYSCFG_CMPENSETR Register
65 */
66#define SYSCFG_CMPENSETR_MPU_EN BIT(0)
67
Yann Gautierb76c61a2020-12-16 10:17:35 +010068static void enable_io_comp_cell_finish(uintptr_t cmpcr_off)
69{
70 uint64_t start;
71
72 start = timeout_init_us(SYSCFG_CMPCR_READY_TIMEOUT_US);
73
74 while ((mmio_read_32(SYSCFG_BASE + cmpcr_off) & SYSCFG_CMPCR_READY) == 0U) {
75 if (timeout_elapsed(start)) {
76 /* Failure on IO compensation enable is not a issue: warn only. */
77 WARN("IO compensation cell not ready\n");
78 break;
79 }
80 }
81
82 mmio_clrbits_32(SYSCFG_BASE + cmpcr_off, SYSCFG_CMPCR_SW_CTRL);
83}
84
85static void disable_io_comp_cell(uintptr_t cmpcr_off)
86{
87 uint32_t value;
88
89 if (((mmio_read_32(SYSCFG_BASE + cmpcr_off) & SYSCFG_CMPCR_READY) == 0U) ||
90 ((mmio_read_32(SYSCFG_BASE + cmpcr_off + CMPCR_CMPENSETR_OFFSET) &
91 SYSCFG_CMPENSETR_MPU_EN) == 0U)) {
92 return;
93 }
94
95 value = mmio_read_32(SYSCFG_BASE + cmpcr_off) >> SYSCFG_CMPCR_ANSRC_SHIFT;
96
97 mmio_clrbits_32(SYSCFG_BASE + cmpcr_off, SYSCFG_CMPCR_RANSRC | SYSCFG_CMPCR_RAPSRC);
98
99 value <<= SYSCFG_CMPCR_RANSRC_SHIFT;
100 value |= mmio_read_32(SYSCFG_BASE + cmpcr_off);
101
102 mmio_write_32(SYSCFG_BASE + cmpcr_off, value | SYSCFG_CMPCR_SW_CTRL);
103
104 mmio_setbits_32(SYSCFG_BASE + cmpcr_off + CMPCR_CMPENCLRR_OFFSET, SYSCFG_CMPENSETR_MPU_EN);
105}
106
Yann Gautier3edc7c32019-05-20 19:17:08 +0200107void stm32mp1_syscfg_init(void)
108{
109 uint32_t bootr;
110 uint32_t otp = 0;
111 uint32_t vdd_voltage;
Yann Gautier3edc7c32019-05-20 19:17:08 +0200112
113 /*
114 * Interconnect update : select master using the port 1.
115 * LTDC = AXI_M9.
116 */
Yann Gautiera18f61b2020-05-05 17:58:40 +0200117 mmio_write_32(SYSCFG_BASE + SYSCFG_ICNR, SYSCFG_ICNR_AXI_M9);
Yann Gautier3edc7c32019-05-20 19:17:08 +0200118
119 /* Disable Pull-Down for boot pin connected to VDD */
Yann Gautiera18f61b2020-05-05 17:58:40 +0200120 bootr = mmio_read_32(SYSCFG_BASE + SYSCFG_BOOTR) &
Yann Gautier3edc7c32019-05-20 19:17:08 +0200121 SYSCFG_BOOTR_BOOT_MASK;
Yann Gautiera18f61b2020-05-05 17:58:40 +0200122 mmio_clrsetbits_32(SYSCFG_BASE + SYSCFG_BOOTR, SYSCFG_BOOTR_BOOTPD_MASK,
Yann Gautier3edc7c32019-05-20 19:17:08 +0200123 bootr << SYSCFG_BOOTR_BOOTPD_SHIFT);
124
125 /*
126 * High Speed Low Voltage Pad mode Enable for SPI, SDMMC, ETH, QSPI
127 * and TRACE. Needed above ~50MHz and conditioned by AFMUX selection.
128 * It could be disabled for low frequencies or if AFMUX is selected
129 * but the function is not used, typically for TRACE.
130 * If high speed low voltage pad mode is node enable, platform will
131 * over consume.
132 *
133 * WARNING:
134 * Enabling High Speed mode while VDD > 2.7V
135 * with the OTP product_below_2v5 (OTP 18, BIT 13)
136 * erroneously set to 1 can damage the SoC!
137 * => TF-A enables the low power mode only if VDD < 2.7V (in DT)
138 * but this value needs to be consistent with board design.
139 */
140 if (bsec_read_otp(&otp, HW2_OTP) != BSEC_OK) {
141 panic();
142 }
143
144 otp = otp & HW2_OTP_PRODUCT_BELOW_2V5;
145
146 /* Get VDD supply */
147 vdd_voltage = dt_get_pwr_vdd_voltage();
148
149 /* Check if VDD is Low Voltage */
150 if (vdd_voltage == 0U) {
151 WARN("VDD unknown");
152 } else if (vdd_voltage < 2700000U) {
Yann Gautiera18f61b2020-05-05 17:58:40 +0200153 mmio_write_32(SYSCFG_BASE + SYSCFG_IOCTRLSETR,
Yann Gautier3edc7c32019-05-20 19:17:08 +0200154 SYSCFG_IOCTRLSETR_HSLVEN_TRACE |
155 SYSCFG_IOCTRLSETR_HSLVEN_QUADSPI |
156 SYSCFG_IOCTRLSETR_HSLVEN_ETH |
157 SYSCFG_IOCTRLSETR_HSLVEN_SDMMC |
158 SYSCFG_IOCTRLSETR_HSLVEN_SPI);
159
160 if (otp == 0U) {
161 INFO("Product_below_2v5=0: HSLVEN protected by HW\n");
162 }
163 } else {
164 if (otp != 0U) {
165 ERROR("Product_below_2v5=1:\n");
166 ERROR("\tHSLVEN update is destructive,\n");
167 ERROR("\tno update as VDD > 2.7V\n");
168 panic();
169 }
170 }
171
Yann Gautierb76c61a2020-12-16 10:17:35 +0100172 stm32mp1_syscfg_enable_io_compensation_start();
Yann Gautier3edc7c32019-05-20 19:17:08 +0200173}
174
Yann Gautierb76c61a2020-12-16 10:17:35 +0100175void stm32mp1_syscfg_enable_io_compensation_start(void)
Yann Gautier3edc7c32019-05-20 19:17:08 +0200176{
Yann Gautier3edc7c32019-05-20 19:17:08 +0200177 /*
178 * Activate automatic I/O compensation.
179 * Warning: need to ensure CSI enabled and ready in clock driver.
180 * Enable non-secure clock, we assume non-secure is suspended.
181 */
Etienne Carriere1de46d02020-02-07 13:38:30 +0100182 clk_enable(SYSCFG);
Yann Gautier3edc7c32019-05-20 19:17:08 +0200183
Yann Gautierb76c61a2020-12-16 10:17:35 +0100184 mmio_setbits_32(SYSCFG_BASE + CMPCR_CMPENSETR_OFFSET + SYSCFG_CMPCR,
Yann Gautier3edc7c32019-05-20 19:17:08 +0200185 SYSCFG_CMPENSETR_MPU_EN);
Yann Gautierb76c61a2020-12-16 10:17:35 +0100186}
Yann Gautier3edc7c32019-05-20 19:17:08 +0200187
Yann Gautierb76c61a2020-12-16 10:17:35 +0100188void stm32mp1_syscfg_enable_io_compensation_finish(void)
189{
190 enable_io_comp_cell_finish(SYSCFG_CMPCR);
Yann Gautier3edc7c32019-05-20 19:17:08 +0200191}
192
193void stm32mp1_syscfg_disable_io_compensation(void)
194{
Yann Gautierb76c61a2020-12-16 10:17:35 +0100195 clk_enable(SYSCFG);
Yann Gautier3edc7c32019-05-20 19:17:08 +0200196
197 /*
198 * Deactivate automatic I/O compensation.
199 * Warning: CSI is disabled automatically in STOP if not
200 * requested for other usages and always OFF in STANDBY.
201 * Disable non-secure SYSCFG clock, we assume non-secure is suspended.
202 */
Yann Gautierb76c61a2020-12-16 10:17:35 +0100203 disable_io_comp_cell(SYSCFG_CMPCR);
Yann Gautier3edc7c32019-05-20 19:17:08 +0200204
Etienne Carriere1de46d02020-02-07 13:38:30 +0100205 clk_disable(SYSCFG);
Yann Gautier3edc7c32019-05-20 19:17:08 +0200206}