blob: 9add4b444f426c3bfcb0c1c917a098d8e1258e2d [file] [log] [blame]
Haojian Zhuang5f281b32017-05-24 08:45:05 +08001#
Haojian Zhuang3bd94382018-01-28 23:33:02 +08002# Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
Haojian Zhuang5f281b32017-05-24 08:45:05 +08003#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
Victor Chong2d9a42d2017-08-17 15:21:10 +09007# Enable version2 of image loading
8LOAD_IMAGE_V2 := 1
9
Haojian Zhuangb755da32018-01-25 16:10:14 +080010# Non-TF Boot ROM
11BL2_AT_EL3 := 1
12
Victor Chongb9a8db22017-05-28 00:14:25 +090013# On Hikey, the TSP can execute from TZC secure area in DRAM (default)
14# or SRAM.
15HIKEY_TSP_RAM_LOCATION := dram
16ifeq (${HIKEY_TSP_RAM_LOCATION}, dram)
17 HIKEY_TSP_RAM_LOCATION_ID = HIKEY_DRAM_ID
18else ifeq (${HIKEY_TSP_RAM_LOCATION}, sram)
19 HIKEY_TSP_RAM_LOCATION_ID := HIKEY_SRAM_ID
20else
21 $(error "Currently unsupported HIKEY_TSP_RAM_LOCATION value")
22endif
23
Haojian Zhuang5f281b32017-05-24 08:45:05 +080024CONSOLE_BASE := PL011_UART3_BASE
25CRASH_CONSOLE_BASE := PL011_UART3_BASE
Haojian Zhuang934ae712017-05-24 08:47:49 +080026PLAT_PARTITION_MAX_ENTRIES := 12
Haojian Zhuang5f281b32017-05-24 08:45:05 +080027PLAT_PL061_MAX_GPIOS := 160
28COLD_BOOT_SINGLE_CPU := 1
29PROGRAMMABLE_RESET_ADDRESS := 1
David Cunadoc5b0c0f2017-10-31 23:19:21 +000030ENABLE_SVE_FOR_NS := 0
Haojian Zhuang5f281b32017-05-24 08:45:05 +080031
32# Process flags
Victor Chongb9a8db22017-05-28 00:14:25 +090033$(eval $(call add_define,HIKEY_TSP_RAM_LOCATION_ID))
Haojian Zhuang5f281b32017-05-24 08:45:05 +080034$(eval $(call add_define,CONSOLE_BASE))
35$(eval $(call add_define,CRASH_CONSOLE_BASE))
36$(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
Haojian Zhuang934ae712017-05-24 08:47:49 +080037$(eval $(call add_define,PLAT_PARTITION_MAX_ENTRIES))
Haojian Zhuang5f281b32017-05-24 08:45:05 +080038
Victor Chong7d787f52017-08-16 13:53:56 +090039# Add the build options to pack Trusted OS Extra1 and Trusted OS Extra2 images
40# in the FIP if the platform requires.
41ifneq ($(BL32_EXTRA1),)
42$(eval $(call FIP_ADD_IMG,BL32_EXTRA1,--tos-fw-extra1))
43endif
44ifneq ($(BL32_EXTRA2),)
45$(eval $(call FIP_ADD_IMG,BL32_EXTRA2,--tos-fw-extra2))
46endif
47
Haojian Zhuang5f281b32017-05-24 08:45:05 +080048ENABLE_PLAT_COMPAT := 0
49
50USE_COHERENT_MEM := 1
51
52PLAT_INCLUDES := -Iinclude/common/tbbr \
53 -Iinclude/drivers/synopsys \
54 -Iplat/hisilicon/hikey/include
55
56PLAT_BL_COMMON_SOURCES := drivers/arm/pl011/pl011_console.S \
57 lib/aarch64/xlat_tables.c \
58 plat/hisilicon/hikey/aarch64/hikey_common.c
59
60BL1_SOURCES += bl1/tbbr/tbbr_img_desc.c \
61 drivers/arm/pl061/pl061_gpio.c \
62 drivers/arm/sp804/sp804_delay_timer.c \
63 drivers/delay_timer/delay_timer.c \
64 drivers/gpio/gpio.c \
65 drivers/io/io_block.c \
66 drivers/io/io_fip.c \
67 drivers/io/io_storage.c \
68 drivers/emmc/emmc.c \
69 drivers/synopsys/emmc/dw_mmc.c \
70 lib/cpus/aarch64/cortex_a53.S \
71 plat/hisilicon/hikey/aarch64/hikey_helpers.S \
72 plat/hisilicon/hikey/hikey_bl1_setup.c \
73 plat/hisilicon/hikey/hikey_io_storage.c
Haojian Zhuang934ae712017-05-24 08:47:49 +080074
Haojian Zhuang3bd94382018-01-28 23:33:02 +080075BL2_SOURCES += common/desc_image_load.c \
Haojian Zhuangb755da32018-01-25 16:10:14 +080076 drivers/arm/pl061/pl061_gpio.c \
Haojian Zhuang3bd94382018-01-28 23:33:02 +080077 drivers/arm/sp804/sp804_delay_timer.c \
Haojian Zhuang934ae712017-05-24 08:47:49 +080078 drivers/delay_timer/delay_timer.c \
Haojian Zhuangb755da32018-01-25 16:10:14 +080079 drivers/gpio/gpio.c \
Haojian Zhuang934ae712017-05-24 08:47:49 +080080 drivers/io/io_block.c \
81 drivers/io/io_fip.c \
82 drivers/io/io_storage.c \
83 drivers/emmc/emmc.c \
84 drivers/synopsys/emmc/dw_mmc.c \
Haojian Zhuangb755da32018-01-25 16:10:14 +080085 lib/cpus/aarch64/cortex_a53.S \
Haojian Zhuang934ae712017-05-24 08:47:49 +080086 plat/hisilicon/hikey/aarch64/hikey_helpers.S \
Haojian Zhuang3bd94382018-01-28 23:33:02 +080087 plat/hisilicon/hikey/hikey_bl2_mem_params_desc.c \
Haojian Zhuang934ae712017-05-24 08:47:49 +080088 plat/hisilicon/hikey/hikey_bl2_setup.c \
Jerome Forissierc52e55f2015-05-04 09:40:03 +020089 plat/hisilicon/hikey/hikey_security.c \
Haojian Zhuang934ae712017-05-24 08:47:49 +080090 plat/hisilicon/hikey/hikey_ddr.c \
Haojian Zhuang3bd94382018-01-28 23:33:02 +080091 plat/hisilicon/hikey/hikey_image_load.c \
Haojian Zhuang934ae712017-05-24 08:47:49 +080092 plat/hisilicon/hikey/hikey_io_storage.c \
93 plat/hisilicon/hikey/hisi_dvfs.c \
94 plat/hisilicon/hikey/hisi_mcu.c
Haojian Zhuang3846f142017-05-24 08:49:26 +080095
Victor Chong7d787f52017-08-16 13:53:56 +090096ifeq (${SPD},opteed)
97BL2_SOURCES += lib/optee/optee_utils.c
98endif
Victor Chong2d9a42d2017-08-17 15:21:10 +090099
Haojian Zhuang3846f142017-05-24 08:49:26 +0800100HIKEY_GIC_SOURCES := drivers/arm/gic/common/gic_common.c \
101 drivers/arm/gic/v2/gicv2_main.c \
102 drivers/arm/gic/v2/gicv2_helpers.c \
103 plat/common/plat_gicv2.c
104
105BL31_SOURCES += drivers/arm/cci/cci.c \
Leo Yand5e2d1a2017-05-27 13:17:45 +0800106 drivers/arm/sp804/sp804_delay_timer.c \
107 drivers/delay_timer/delay_timer.c \
Haojian Zhuang3846f142017-05-24 08:49:26 +0800108 lib/cpus/aarch64/cortex_a53.S \
109 plat/common/aarch64/plat_psci_common.c \
110 plat/hisilicon/hikey/aarch64/hikey_helpers.S \
111 plat/hisilicon/hikey/hikey_bl31_setup.c \
112 plat/hisilicon/hikey/hikey_pm.c \
113 plat/hisilicon/hikey/hikey_topology.c \
114 plat/hisilicon/hikey/hisi_ipc.c \
115 plat/hisilicon/hikey/hisi_pwrc.c \
116 plat/hisilicon/hikey/hisi_pwrc_sram.S \
117 ${HIKEY_GIC_SOURCES}
Vincent Guittot492acec2017-06-07 10:12:05 +0200118ifeq (${ENABLE_PMF}, 1)
119BL31_SOURCES += plat/hisilicon/hikey/hisi_sip_svc.c \
120 lib/pmf/pmf_smc.c
121endif
122
Haojian Zhuang66430832017-06-30 16:21:54 +0800123# Enable workarounds for selected Cortex-A53 errata.
124ERRATA_A53_836870 := 1
125ERRATA_A53_843419 := 1
126ERRATA_A53_855873 := 1
Leo Yan75c83832017-11-22 17:07:09 +0800127
128FIP_ALIGN := 512