blob: b8fe5875065b6fd1ad54ebd37db40304eec84687 [file] [log] [blame]
Leo Yanb4d71342024-04-14 08:27:39 +01001/*
2 * Copyright (c) 2020-2024, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7/dts-v1/;
8
9#include <dt-bindings/interrupt-controller/arm-gic.h>
10#include <dt-bindings/interrupt-controller/irq.h>
11#include <platform_def.h>
12
Leo Yan4d4a1972024-04-24 09:53:21 +010013#define MHU_TX_ADDR 46040000 /* hex */
14#define MHU_RX_ADDR 46140000 /* hex */
Boyan Karatotevcd2b4cc2024-04-24 10:09:18 +010015
Yu Shihaia64b82a2024-07-08 09:50:02 +010016#define RSE_MHU_TX_ADDR 49010000 /* hex */
17#define RSE_MHU_RX_ADDR 49110000 /* hex */
18
Jagdish Gediya9247a602024-04-24 15:20:21 +010019#define LIT_CPU_PMU_COMPATIBLE "arm,cortex-a520-pmu"
20#define MID_CPU_PMU_COMPATIBLE "arm,cortex-a725-pmu"
21#define BIG_CPU_PMU_COMPATIBLE "arm,cortex-x925-pmu"
22
Jackson Cooper-Driver61418972024-04-24 10:27:58 +010023#define ETHERNET_ADDR 18000000
24#define ETHERNET_INT 109
25
26#define SYS_REGS_ADDR 1c010000
27
28#define MMC_ADDR 1c050000
29#define MMC_INT_0 107
30#define MMC_INT_1 108
31
32#define RTC_ADDR 1c170000
33#define RTC_INT 100
34
35#define KMI_0_ADDR 1c060000
36#define KMI_0_INT 197
37#define KMI_1_ADDR 1c070000
38#define KMI_1_INT 103
39
40#define VIRTIO_BLOCK_ADDR 1c130000
41#define VIRTIO_BLOCK_INT 204
42
Leo Yanb4d71342024-04-14 08:27:39 +010043#include "tc-common.dtsi"
44#if TARGET_FLAVOUR_FVP
45#include "tc-fvp.dtsi"
Leo Yan815f5502024-04-24 09:57:28 +010046#else
47#include "tc-fpga.dtsi"
Leo Yanb4d71342024-04-14 08:27:39 +010048#endif /* TARGET_FLAVOUR_FVP */
Leo Yan35255f02024-04-30 11:27:17 +010049#include "tc3-4-base.dtsi"
Leo Yan6705ff02024-04-14 22:09:34 +010050
51/ {
Leo Yan0fed0ea2024-05-31 12:21:58 +010052 /*
53 * The kaslr-seed node is a placeholder in DT. In the booting
54 * sequence, it will be initialized in U-Boot and then later
55 * used by Linux kernel.
56 */
57 chosen {
58 kaslr-seed = <0x0 0x0>;
59 };
60
Jagdish Gediyac71080f2024-04-23 13:46:41 +010061 spe-pmu-mid {
62 status = "okay";
63 };
64
65 spe-pmu-big {
66 status = "okay";
67 };
68
Jagdish Gediya60dbd802024-04-23 14:44:04 +010069 ni-pmu {
70 compatible = "arm,ni-tower";
71 reg = <0x0 0x4f000000 0x0 0x4000000>;
72 };
73
Leo Yan983fd452024-06-04 12:51:12 +010074#if TARGET_FLAVOUR_FVP
75 smmu_700: iommu@3f000000 {
76 status = "okay";
77 };
Jackson Cooper-Driverce5b9032024-06-04 13:15:00 +010078
79 smmu_700_dpu: iommu@4002a00000 {
80 status = "okay";
81 };
Ben Horgan303c3ce2024-06-04 13:22:53 +010082#else
83 smmu_600: smmu@2ce00000 {
84 status = "okay";
85 };
Jackson Cooper-Driverce5b9032024-06-04 13:15:00 +010086#endif
87
88 dp0: display@DPU_ADDR {
89#if TARGET_FLAVOUR_FVP
90 iommus = <&smmu_700_dpu 0x000>, <&smmu_700_dpu 0x100>,
91 <&smmu_700_dpu 0x200>, <&smmu_700_dpu 0x600>;
Ben Horgan303c3ce2024-06-04 13:22:53 +010092#else /* TARGET_FLAVOUR_FPGA */
93 iommus = <&smmu_600 0>, <&smmu_600 1>, <&smmu_600 2>, <&smmu_600 3>,
94 <&smmu_600 4>, <&smmu_600 5>, <&smmu_600 6>, <&smmu_600 7>,
95 <&smmu_600 8>, <&smmu_600 9>;
Leo Yan983fd452024-06-04 12:51:12 +010096#endif
Jackson Cooper-Driverce5b9032024-06-04 13:15:00 +010097 };
Leo Yan983fd452024-06-04 12:51:12 +010098
99 gpu: gpu@2d000000 {
Leo Yan41606fc2024-04-22 18:02:52 +0100100 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH 0>,
101 <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH 0>,
102 <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH 0>;
103 interrupt-names = "JOB", "MMU", "GPU";
Leo Yan983fd452024-06-04 12:51:12 +0100104#if TARGET_FLAVOUR_FVP
105 iommus = <&smmu_700 0x200>;
106#endif
107 };
Leo Yan6705ff02024-04-14 22:09:34 +0100108};