blob: 716b023778ad2792ac37c378b4c49ad8867f25eb [file] [log] [blame]
Soby Mathew5f6412a2018-02-08 11:39:38 +00001/*
2 * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7/dts-v1/;
8
9/ {
10 /* Platform Config */
11 plat_arm_bl2 {
12 compatible = "arm,tb_fw";
13 hw_config_addr = <0x0 0x82000000>;
14 hw_config_max_size = <0x01000000>;
Soby Mathew45e39e22018-03-26 15:16:46 +010015 /* Disable authentication for development */
Soby Mathewb6814842018-04-04 09:40:32 +010016 disable_auth = <0x1>;
17 /*
18 * Load SoC and TOS firmware configs at the base of
19 * non shared SRAM. The runtime checks ensure we don't
20 * overlap BL2, BL31 or BL32. The NT firmware config
21 * is loaded at base of DRAM.
22 */
23 soc_fw_config_addr = <0x0 0x04001000>;
24 soc_fw_config_max_size = <0x200>;
25 tos_fw_config_addr = <0x0 0x04001200>;
26 tos_fw_config_max_size = <0x200>;
27 nt_fw_config_addr = <0x0 0x80000000>;
28 nt_fw_config_max_size = <0x200>;
Soby Mathew5f6412a2018-02-08 11:39:38 +000029 };
30};