Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. |
| 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
Dan Handley | ed6ff95 | 2014-05-14 17:44:19 +0100 | [diff] [blame] | 31 | #include <platform_def.h> |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 32 | |
| 33 | OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT) |
| 34 | OUTPUT_ARCH(PLATFORM_LINKER_ARCH) |
Jeenu Viswambharan | 2a30a75 | 2014-03-11 11:06:45 +0000 | [diff] [blame] | 35 | ENTRY(tsp_entrypoint) |
| 36 | |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 37 | |
| 38 | MEMORY { |
Sandrine Bailleux | 5ac3cc9 | 2014-05-20 17:22:24 +0100 | [diff] [blame] | 39 | RAM (rwx): ORIGIN = TSP_SEC_MEM_BASE, LENGTH = TSP_SEC_MEM_SIZE |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 40 | } |
| 41 | |
| 42 | |
| 43 | SECTIONS |
| 44 | { |
| 45 | . = BL32_BASE; |
| 46 | ASSERT(. == ALIGN(4096), |
| 47 | "BL32_BASE address is not aligned on a page boundary.") |
| 48 | |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 49 | #if SEPARATE_CODE_AND_RODATA |
| 50 | .text . : { |
| 51 | __TEXT_START__ = .; |
| 52 | *tsp_entrypoint.o(.text*) |
| 53 | *(.text*) |
| 54 | *(.vectors) |
| 55 | . = NEXT(4096); |
| 56 | __TEXT_END__ = .; |
| 57 | } >RAM |
| 58 | |
| 59 | .rodata . : { |
| 60 | __RODATA_START__ = .; |
| 61 | *(.rodata*) |
| 62 | . = NEXT(4096); |
| 63 | __RODATA_END__ = .; |
| 64 | } >RAM |
| 65 | #else |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 66 | ro . : { |
| 67 | __RO_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 68 | *tsp_entrypoint.o(.text*) |
| 69 | *(.text*) |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 70 | *(.rodata*) |
| 71 | *(.vectors) |
| 72 | __RO_END_UNALIGNED__ = .; |
| 73 | /* |
| 74 | * Memory page(s) mapped to this section will be marked as |
| 75 | * read-only, executable. No RW data from the next section must |
| 76 | * creep in. Ensure the rest of the current memory page is unused. |
| 77 | */ |
| 78 | . = NEXT(4096); |
| 79 | __RO_END__ = .; |
| 80 | } >RAM |
Sandrine Bailleux | f91f144 | 2016-07-08 14:37:40 +0100 | [diff] [blame] | 81 | #endif |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 82 | |
Achin Gupta | e9c4a64 | 2015-09-11 16:03:13 +0100 | [diff] [blame] | 83 | /* |
| 84 | * Define a linker symbol to mark start of the RW memory area for this |
| 85 | * image. |
| 86 | */ |
| 87 | __RW_START__ = . ; |
| 88 | |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 89 | .data . : { |
| 90 | __DATA_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 91 | *(.data*) |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 92 | __DATA_END__ = .; |
| 93 | } >RAM |
| 94 | |
Dan Handley | 4fd2f5c | 2014-08-04 11:41:20 +0100 | [diff] [blame] | 95 | #ifdef TSP_PROGBITS_LIMIT |
| 96 | ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.") |
Sandrine Bailleux | e2e0c65 | 2014-06-16 16:12:27 +0100 | [diff] [blame] | 97 | #endif |
| 98 | |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 99 | stacks (NOLOAD) : { |
| 100 | __STACKS_START__ = .; |
| 101 | *(tzfw_normal_stacks) |
| 102 | __STACKS_END__ = .; |
| 103 | } >RAM |
| 104 | |
| 105 | /* |
| 106 | * The .bss section gets initialised to 0 at runtime. |
| 107 | * Its base address must be 16-byte aligned. |
| 108 | */ |
| 109 | .bss : ALIGN(16) { |
| 110 | __BSS_START__ = .; |
Andrew Thoelke | e01ea34 | 2014-03-18 07:13:52 +0000 | [diff] [blame] | 111 | *(SORT_BY_ALIGNMENT(.bss*)) |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 112 | *(COMMON) |
| 113 | __BSS_END__ = .; |
| 114 | } >RAM |
| 115 | |
| 116 | /* |
| 117 | * The xlat_table section is for full, aligned page tables (4K). |
| 118 | * Removing them from .bss avoids forcing 4K alignment on |
| 119 | * the .bss section and eliminates the unecessary zero init |
| 120 | */ |
| 121 | xlat_table (NOLOAD) : { |
| 122 | *(xlat_table) |
| 123 | } >RAM |
| 124 | |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 125 | #if USE_COHERENT_MEM |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 126 | /* |
| 127 | * The base address of the coherent memory section must be page-aligned (4K) |
| 128 | * to guarantee that the coherent data are stored on their own pages and |
| 129 | * are not mixed with normal data. This is required to set up the correct |
| 130 | * memory attributes for the coherent data page tables. |
| 131 | */ |
| 132 | coherent_ram (NOLOAD) : ALIGN(4096) { |
| 133 | __COHERENT_RAM_START__ = .; |
| 134 | *(tzfw_coherent_mem) |
| 135 | __COHERENT_RAM_END_UNALIGNED__ = .; |
| 136 | /* |
| 137 | * Memory page(s) mapped to this section will be marked |
| 138 | * as device memory. No other unexpected data must creep in. |
| 139 | * Ensure the rest of the current memory page is unused. |
| 140 | */ |
| 141 | . = NEXT(4096); |
| 142 | __COHERENT_RAM_END__ = .; |
| 143 | } >RAM |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 144 | #endif |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 145 | |
Achin Gupta | e9c4a64 | 2015-09-11 16:03:13 +0100 | [diff] [blame] | 146 | /* |
| 147 | * Define a linker symbol to mark the end of the RW memory area for this |
| 148 | * image. |
| 149 | */ |
| 150 | __RW_END__ = .; |
Sandrine Bailleux | e701e30 | 2014-05-20 17:28:25 +0100 | [diff] [blame] | 151 | __BL32_END__ = .; |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 152 | |
| 153 | __BSS_SIZE__ = SIZEOF(.bss); |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 154 | #if USE_COHERENT_MEM |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 155 | __COHERENT_RAM_UNALIGNED_SIZE__ = |
| 156 | __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__; |
Soby Mathew | 2ae2043 | 2015-01-08 18:02:44 +0000 | [diff] [blame] | 157 | #endif |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 158 | |
Juan Castillo | 7d19941 | 2015-12-14 09:35:25 +0000 | [diff] [blame] | 159 | ASSERT(. <= BL32_LIMIT, "BL32 image has exceeded its limit.") |
Achin Gupta | 7c88f3f | 2014-02-18 18:09:12 +0000 | [diff] [blame] | 160 | } |