blob: a1e3f7f4bf9f2cc79adbe40f9be119f2e96d4cc8 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2b6b5742015-03-19 19:17:53 +00007#include <arch.h>
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +00008#include <arm_config.h>
Soby Mathew47e43f22016-02-01 14:04:34 +00009#include <cassert.h>
Soby Mathewfec4eb72015-07-01 16:16:20 +010010#include <plat_arm.h>
Roberto Vargas2ca18d92018-02-12 12:36:17 +000011#include <platform.h>
Dan Handleyed6ff952014-05-14 17:44:19 +010012#include <platform_def.h>
Dan Handley4d2e49d2014-04-11 11:52:12 +010013#include "drivers/pwrc/fvp_pwrc.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
Soby Mathewfec4eb72015-07-01 16:16:20 +010015/* The FVP power domain tree descriptor */
Roberto Vargas2ca18d92018-02-12 12:36:17 +000016static unsigned char fvp_power_domain_tree_desc[FVP_CLUSTER_COUNT + 2];
Soby Mathew47e43f22016-02-01 14:04:34 +000017
18
19CASSERT(FVP_CLUSTER_COUNT && FVP_CLUSTER_COUNT <= 256, assert_invalid_fvp_cluster_count);
20
21/*******************************************************************************
22 * This function dynamically constructs the topology according to
23 * FVP_CLUSTER_COUNT and returns it.
24 ******************************************************************************/
25const unsigned char *plat_get_power_domain_tree_desc(void)
26{
Soby Mathew9ca28062017-10-11 16:08:58 +010027 unsigned int i;
Soby Mathew47e43f22016-02-01 14:04:34 +000028
29 /*
Soby Mathew9ca28062017-10-11 16:08:58 +010030 * The highest level is the system level. The next level is constituted
31 * by clusters and then cores in clusters.
Soby Mathew47e43f22016-02-01 14:04:34 +000032 */
Soby Mathew9ca28062017-10-11 16:08:58 +010033 fvp_power_domain_tree_desc[0] = 1;
34 fvp_power_domain_tree_desc[1] = FVP_CLUSTER_COUNT;
Soby Mathew47e43f22016-02-01 14:04:34 +000035
36 for (i = 0; i < FVP_CLUSTER_COUNT; i++)
Soby Mathew9ca28062017-10-11 16:08:58 +010037 fvp_power_domain_tree_desc[i + 2] = FVP_MAX_CPUS_PER_CLUSTER;
38
Soby Mathew47e43f22016-02-01 14:04:34 +000039
40 return fvp_power_domain_tree_desc;
41}
42
43/*******************************************************************************
44 * This function returns the core count within the cluster corresponding to
45 * `mpidr`.
46 ******************************************************************************/
47unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr)
48{
49 return FVP_MAX_CPUS_PER_CLUSTER;
50}
Achin Gupta4f6ad662013-10-25 09:08:21 +010051
52/*******************************************************************************
Achin Gupta4f6ad662013-10-25 09:08:21 +010053 * This function implements a part of the critical interface between the psci
Soby Mathewfec4eb72015-07-01 16:16:20 +010054 * generic layer and the platform that allows the former to query the platform
55 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
56 * in case the MPIDR is invalid.
Achin Gupta4f6ad662013-10-25 09:08:21 +010057 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010058int plat_core_pos_by_mpidr(u_register_t mpidr)
Achin Gupta4f6ad662013-10-25 09:08:21 +010059{
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010060 unsigned int clus_id, cpu_id, thread_id;
61
62 /* Validate affinity fields */
63 if (arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) {
64 thread_id = MPIDR_AFFLVL0_VAL(mpidr);
65 cpu_id = MPIDR_AFFLVL1_VAL(mpidr);
66 clus_id = MPIDR_AFFLVL2_VAL(mpidr);
67 } else {
68 thread_id = 0;
69 cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
70 clus_id = MPIDR_AFFLVL1_VAL(mpidr);
71 }
72
73 if (clus_id >= FVP_CLUSTER_COUNT)
74 return -1;
75 if (cpu_id >= FVP_MAX_CPUS_PER_CLUSTER)
76 return -1;
77 if (thread_id >= FVP_MAX_PE_PER_CPU)
78 return -1;
79
Soby Mathewfec4eb72015-07-01 16:16:20 +010080 if (fvp_pwrc_read_psysr(mpidr) == PSYSR_INVALID)
81 return -1;
Achin Gupta4f6ad662013-10-25 09:08:21 +010082
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000083 /*
84 * Core position calculation for FVP platform depends on the MT bit in
85 * MPIDR. This function cannot assume that the supplied MPIDR has the MT
86 * bit set even if the implementation has. For example, PSCI clients
87 * might supply MPIDR values without the MT bit set. Therefore, we
88 * inject the current PE's MT bit so as to get the calculation correct.
89 * This of course assumes that none or all CPUs on the platform has MT
90 * bit set.
91 */
92 mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
Soby Mathewfec4eb72015-07-01 16:16:20 +010093 return plat_arm_calc_core_pos(mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +010094}