blob: 1a0385a776fb2d5b585283a226233f79235b674c [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Soby Mathew7c6df5b2018-01-15 14:43:42 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <bl1/bl1.h>
13#include <common/bl_common.h>
14#include <drivers/arm/sp805.h>
15#include <lib/utils.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
17#include <plat/common/platform.h>
18
Dan Handley9df48042015-03-19 18:58:55 +000019#include <arm_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000020#include <plat_arm.h>
Antonio Nino Diaz61aff002018-10-19 16:52:22 +010021
Dan Handley9df48042015-03-19 18:58:55 +000022/* Weak definitions may be overridden in specific ARM standard platform */
23#pragma weak bl1_early_platform_setup
24#pragma weak bl1_plat_arch_setup
25#pragma weak bl1_platform_setup
26#pragma weak bl1_plat_sec_mem_layout
Yatharth Kocharede39cb2016-11-14 12:01:04 +000027#pragma weak bl1_plat_prepare_exit
Sathees Balya22576072018-09-03 17:41:13 +010028#pragma weak bl1_plat_get_next_image_id
29#pragma weak plat_arm_bl1_fwu_needed
Dan Handley9df48042015-03-19 18:58:55 +000030
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010031#define MAP_BL1_TOTAL MAP_REGION_FLAT( \
32 bl1_tzram_layout.total_base, \
33 bl1_tzram_layout.total_size, \
34 MT_MEMORY | MT_RW | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010035/*
36 * If SEPARATE_CODE_AND_RODATA=1 we define a region for each section
37 * otherwise one region is defined containing both
38 */
39#if SEPARATE_CODE_AND_RODATA
40#define MAP_BL1_RO MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010041 BL_CODE_BASE, \
42 BL1_CODE_END - BL_CODE_BASE, \
Daniel Boulby4e97abd2018-07-16 14:09:15 +010043 MT_CODE | MT_SECURE), \
44 MAP_REGION_FLAT( \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010045 BL1_RO_DATA_BASE, \
46 BL1_RO_DATA_END \
47 - BL_RO_DATA_BASE, \
48 MT_RO_DATA | MT_SECURE)
Daniel Boulby4e97abd2018-07-16 14:09:15 +010049#else
50#define MAP_BL1_RO MAP_REGION_FLAT( \
51 BL_CODE_BASE, \
52 BL1_CODE_END - BL_CODE_BASE, \
53 MT_CODE | MT_SECURE)
54#endif
Dan Handley9df48042015-03-19 18:58:55 +000055
56/* Data structure which holds the extents of the trusted SRAM for BL1*/
57static meminfo_t bl1_tzram_layout;
58
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020059struct meminfo *bl1_plat_sec_mem_layout(void)
Dan Handley9df48042015-03-19 18:58:55 +000060{
61 return &bl1_tzram_layout;
62}
63
64/*******************************************************************************
65 * BL1 specific platform actions shared between ARM standard platforms.
66 ******************************************************************************/
67void arm_bl1_early_platform_setup(void)
68{
Dan Handley9df48042015-03-19 18:58:55 +000069
Juan Castillob6132f12015-10-06 14:01:35 +010070#if !ARM_DISABLE_TRUSTED_WDOG
71 /* Enable watchdog */
72 sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
73#endif
74
Dan Handley9df48042015-03-19 18:58:55 +000075 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010076 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000077
78 /* Allow BL1 to see the whole Trusted RAM */
79 bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
80 bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;
Dan Handley9df48042015-03-19 18:58:55 +000081}
82
83void bl1_early_platform_setup(void)
84{
85 arm_bl1_early_platform_setup();
86
87 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000088 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +000089 * No need for locks as no other CPU is active.
90 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000091 plat_arm_interconnect_init();
Dan Handley9df48042015-03-19 18:58:55 +000092 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +000093 * Enable Interconnect coherency for the primary CPU's cluster.
Dan Handley9df48042015-03-19 18:58:55 +000094 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +000095 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +000096}
97
98/******************************************************************************
99 * Perform the very early platform specific architecture setup shared between
100 * ARM standard platforms. This only does basic initialization. Later
101 * architectural setup (bl1_arch_setup()) does not do anything platform
102 * specific.
103 *****************************************************************************/
104void arm_bl1_plat_arch_setup(void)
105{
Soby Mathewb9856482018-09-18 11:42:42 +0100106#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
107 /*
108 * Ensure ARM platforms don't use coherent memory in BL1 unless
109 * cryptocell integration is enabled.
110 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100111 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000112#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100113
114 const mmap_region_t bl_regions[] = {
115 MAP_BL1_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100116 MAP_BL1_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100117#if USE_ROMLIB
118 ARM_MAP_ROMLIB_CODE,
119 ARM_MAP_ROMLIB_DATA,
Soby Mathewb9856482018-09-18 11:42:42 +0100120#endif
121#if ARM_CRYPTOCELL_INTEG
122 ARM_MAP_BL_COHERENT_RAM,
123#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100124 {0}
125 };
126
Roberto Vargas344ff022018-10-19 16:44:18 +0100127 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100128#ifdef AARCH32
Antonio Nino Diaz533d3a82018-08-07 16:35:19 +0100129 enable_mmu_svc_mon(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100130#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100131 enable_mmu_el3(0);
Yatharth Kochar88ac53b2016-07-04 11:03:49 +0100132#endif /* AARCH32 */
Roberto Vargase3adc372018-05-23 09:27:06 +0100133
134 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000135}
136
137void bl1_plat_arch_setup(void)
138{
139 arm_bl1_plat_arch_setup();
140}
141
142/*
143 * Perform the platform specific architecture setup shared between
144 * ARM standard platforms.
145 */
146void arm_bl1_platform_setup(void)
147{
148 /* Initialise the IO layer and register platform IO devices */
149 plat_arm_io_setup();
Soby Mathew7c6df5b2018-01-15 14:43:42 +0000150 arm_load_tb_fw_config();
John Tsichritzisc34341a2018-07-30 13:41:52 +0100151#if TRUSTED_BOARD_BOOT
152 /* Share the Mbed TLS heap info with other images */
153 arm_bl1_set_mbedtls_heap();
154#endif /* TRUSTED_BOARD_BOOT */
Antonio Nino Diaz05f49572018-09-25 11:37:23 +0100155
Soby Mathewd969a7e2018-06-11 16:40:36 +0100156 /*
157 * Allow access to the System counter timer module and program
158 * counter frequency for non secure images during FWU
159 */
160 arm_configure_sys_timer();
161 write_cntfrq_el0(plat_get_syscnt_freq2());
Dan Handley9df48042015-03-19 18:58:55 +0000162}
163
164void bl1_platform_setup(void)
165{
166 arm_bl1_platform_setup();
167}
168
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000169void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
170{
Juan Castillob6132f12015-10-06 14:01:35 +0100171#if !ARM_DISABLE_TRUSTED_WDOG
172 /* Disable watchdog before leaving BL1 */
173 sp805_stop(ARM_SP805_TWDG_BASE);
174#endif
175
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000176#ifdef EL3_PAYLOAD_BASE
177 /*
178 * Program the EL3 payload's entry point address into the CPUs mailbox
179 * in order to release secondary CPUs from their holding pen and make
180 * them jump there.
181 */
Dimitris Papastamosd7a36512018-06-18 13:01:06 +0100182 plat_arm_program_trusted_mailbox(ep_info->pc);
Sandrine Bailleux03897bb2015-11-26 16:31:34 +0000183 dsbsy();
184 sev();
185#endif
186}
Soby Mathew94273572018-03-07 11:32:04 +0000187
Sathees Balya22576072018-09-03 17:41:13 +0100188/*
189 * On Arm platforms, the FWU process is triggered when the FIP image has
190 * been tampered with.
191 */
192int plat_arm_bl1_fwu_needed(void)
193{
194 return (arm_io_is_toc_valid() != 1);
195}
196
Soby Mathew94273572018-03-07 11:32:04 +0000197/*******************************************************************************
198 * The following function checks if Firmware update is needed,
199 * by checking if TOC in FIP image is valid or not.
200 ******************************************************************************/
201unsigned int bl1_plat_get_next_image_id(void)
202{
Sathees Balya22576072018-09-03 17:41:13 +0100203 if (plat_arm_bl1_fwu_needed() != 0)
Soby Mathew94273572018-03-07 11:32:04 +0000204 return NS_BL1U_IMAGE_ID;
205
206 return BL2_IMAGE_ID;
207}