blob: a70095d40bcbe75d1dbd68439fed95c436bb12c0 [file] [log] [blame]
Michal Simek91794362022-08-31 16:45:14 +02001/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2018-2020, Arm Limited and Contributors. All rights reserved.
Michal Simek91794362022-08-31 16:45:14 +02003 * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
Michal Simek01297072023-04-25 14:14:06 +02004 * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
Michal Simek91794362022-08-31 16:45:14 +02005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
10#include <errno.h>
11
12#include <bl31/bl31.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Akshay Belsare50a29682023-01-18 15:54:12 +053015#include <drivers/arm/dcc.h>
Michal Simek91794362022-08-31 16:45:14 +020016#include <drivers/arm/pl011.h>
17#include <drivers/console.h>
18#include <lib/mmio.h>
19#include <lib/xlat_tables/xlat_tables_v2.h>
Michal Simek91794362022-08-31 16:45:14 +020020#include <plat/common/platform.h>
21#include <plat_arm.h>
22
Amit Nagalefefcd42023-07-10 10:43:29 +053023#include <plat_fdt.h>
Michal Simek91794362022-08-31 16:45:14 +020024#include <plat_private.h>
25#include <plat_startup.h>
Akshay Belsare80fde972023-03-07 15:05:57 +053026#include <pm_api_sys.h>
27#include <pm_client.h>
28#include <pm_ipi.h>
Michal Simek91794362022-08-31 16:45:14 +020029#include <versal_net_def.h>
30
31static entry_point_info_t bl32_image_ep_info;
32static entry_point_info_t bl33_image_ep_info;
Michal Simek91794362022-08-31 16:45:14 +020033
34/*
35 * Return a pointer to the 'entry_point_info' structure of the next image for
36 * the security state specified. BL33 corresponds to the non-secure image type
37 * while BL32 corresponds to the secure image type. A NULL pointer is returned
38 * if the image does not exist.
39 */
40entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
41{
42 assert(sec_state_is_valid(type));
43
44 if (type == NON_SECURE) {
45 return &bl33_image_ep_info;
46 }
47
48 return &bl32_image_ep_info;
49}
50
51/*
52 * Set the build time defaults,if we can't find any config data.
53 */
54static inline void bl31_set_default_config(void)
55{
56 bl32_image_ep_info.pc = BL32_BASE;
57 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
58 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
59 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
60 DISABLE_ALL_EXCEPTIONS);
61}
62
63/*
64 * Perform any BL31 specific platform actions. Here is an opportunity to copy
65 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
66 * are lost (potentially). This needs to be done before the MMU is initialized
67 * so that the memory layout can be used while creating page tables.
68 */
69void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
70 u_register_t arg2, u_register_t arg3)
71{
72 uint32_t uart_clock;
73 int32_t rc;
Akshay Belsare80fde972023-03-07 15:05:57 +053074#if !(TFA_NO_PM)
75 uint64_t tfa_handoff_addr, buff[HANDOFF_PARAMS_MAX_SIZE] = {0};
76 uint32_t payload[PAYLOAD_ARG_CNT], max_size = HANDOFF_PARAMS_MAX_SIZE;
77 enum pm_ret_status ret_status;
78#endif /* !(TFA_NO_PM) */
Michal Simek91794362022-08-31 16:45:14 +020079
80 board_detection();
81
82 switch (platform_id) {
83 case VERSAL_NET_SPP:
84 cpu_clock = 1000000;
85 uart_clock = 1000000;
86 break;
87 case VERSAL_NET_EMU:
88 cpu_clock = 3660000;
89 uart_clock = 25000000;
90 break;
91 case VERSAL_NET_QEMU:
92 /* Random values now */
93 cpu_clock = 100000000;
94 uart_clock = 25000000;
95 break;
96 case VERSAL_NET_SILICON:
Michal Simek266e07b2022-11-05 15:39:47 -070097 cpu_clock = 100000000;
98 uart_clock = 100000000;
99 break;
Michal Simek91794362022-08-31 16:45:14 +0200100 default:
101 panic();
102 }
103
Michal Simekc56e5482023-09-27 13:58:06 +0200104 if (CONSOLE_IS(pl011_0) || CONSOLE_IS(pl011_1)) {
Akshay Belsare50a29682023-01-18 15:54:12 +0530105 static console_t versal_net_runtime_console;
106
107 /* Initialize the console to provide early debug support */
Michal Simekc56e5482023-09-27 13:58:06 +0200108 rc = console_pl011_register(UART_BASE, uart_clock,
Prasad Kummariec9fcba2023-10-04 11:37:51 +0530109 UART_BAUDRATE,
Michal Simek91794362022-08-31 16:45:14 +0200110 &versal_net_runtime_console);
Akshay Belsare50a29682023-01-18 15:54:12 +0530111 if (rc == 0) {
112 panic();
113 }
Michal Simek91794362022-08-31 16:45:14 +0200114
Akshay Belsare50a29682023-01-18 15:54:12 +0530115 console_set_scope(&versal_net_runtime_console, CONSOLE_FLAG_BOOT |
Michal Simek23551e82023-09-18 10:14:10 +0200116 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
Michal Simekc56e5482023-09-27 13:58:06 +0200117 } else if (CONSOLE_IS(dcc)) {
Akshay Belsare50a29682023-01-18 15:54:12 +0530118 /* Initialize the dcc console for debug.
119 * dcc is over jtag and does not configures uart0 or uart1.
120 */
121 rc = console_dcc_register();
122 if (rc == 0) {
123 panic();
124 }
Michal Simeka7b999b2023-09-27 14:33:33 +0200125 } else {
126 /* No console device found. */
Akshay Belsare50a29682023-01-18 15:54:12 +0530127 }
Michal Simek91794362022-08-31 16:45:14 +0200128
Akshay Belsarebdffd362023-01-18 17:04:22 +0530129 NOTICE("TF-A running on %s %d.%d\n", board_name_decode(),
Michal Simek91794362022-08-31 16:45:14 +0200130 platform_version / 10U, platform_version % 10U);
131
132 /* Initialize the platform config for future decision making */
133 versal_net_config_setup();
Michal Simek91794362022-08-31 16:45:14 +0200134
135 /*
136 * Do initial security configuration to allow DRAM/device access. On
137 * Base VERSAL_NET only DRAM security is programmable (via TrustZone), but
138 * other platforms might have more programmable security devices
139 * present.
140 */
141
142 /* Populate common information for BL32 and BL33 */
143 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
144 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
145 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
146 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
Akshay Belsare80fde972023-03-07 15:05:57 +0530147#if !(TFA_NO_PM)
148 PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS,
149 (uintptr_t)buff >> 32U, (uintptr_t)buff, max_size);
Michal Simek91794362022-08-31 16:45:14 +0200150
Akshay Belsare80fde972023-03-07 15:05:57 +0530151 ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0);
152 if (ret_status == PM_RET_SUCCESS) {
153 enum xbl_handoff xbl_ret;
154
155 tfa_handoff_addr = (uintptr_t)&buff;
156
157 xbl_ret = xbl_handover(&bl32_image_ep_info, &bl33_image_ep_info,
158 tfa_handoff_addr);
159 if (xbl_ret != XBL_HANDOFF_SUCCESS) {
160 ERROR("BL31: PLM to TF-A handover failed %u\n", xbl_ret);
161 panic();
162 }
163
164 INFO("BL31: PLM to TF-A handover success\n");
165 } else {
166 INFO("BL31: setting up default configs\n");
167
168 bl31_set_default_config();
169 }
170#else
Michal Simek91794362022-08-31 16:45:14 +0200171 bl31_set_default_config();
Akshay Belsare80fde972023-03-07 15:05:57 +0530172#endif /* !(TFA_NO_PM) */
Michal Simek91794362022-08-31 16:45:14 +0200173
174 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
175 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
176}
177
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700178static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
179
180int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
181{
182 static uint32_t index;
183 uint32_t i;
184
185 /* Validate 'handler' and 'id' parameters */
186 if (handler == NULL || index >= MAX_INTR_EL3) {
187 return -EINVAL;
188 }
189
190 /* Check if a handler has already been registered */
191 for (i = 0; i < index; i++) {
192 if (id == type_el3_interrupt_table[i].id) {
193 return -EALREADY;
194 }
195 }
196
197 type_el3_interrupt_table[index].id = id;
198 type_el3_interrupt_table[index].handler = handler;
199
200 index++;
201
202 return 0;
203}
204
205static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
206 void *handle, void *cookie)
207{
208 uint32_t intr_id;
209 uint32_t i;
210 interrupt_type_handler_t handler = NULL;
211
212 intr_id = plat_ic_get_pending_interrupt_id();
213
214 for (i = 0; i < MAX_INTR_EL3; i++) {
215 if (intr_id == type_el3_interrupt_table[i].id) {
216 handler = type_el3_interrupt_table[i].handler;
217 }
218 }
219
220 if (handler != NULL) {
221 handler(intr_id, flags, handle, cookie);
222 }
223
224 return 0;
225}
226
Michal Simek91794362022-08-31 16:45:14 +0200227void bl31_platform_setup(void)
228{
Amit Nagalefefcd42023-07-10 10:43:29 +0530229 prepare_dtb();
230
Michal Simek91794362022-08-31 16:45:14 +0200231 /* Initialize the gic cpu and distributor interfaces */
232 plat_versal_net_gic_driver_init();
233 plat_versal_net_gic_init();
234}
235
236void bl31_plat_runtime_setup(void)
237{
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700238 uint64_t flags = 0;
239 int32_t rc;
240
241 set_interrupt_rm_flag(flags, NON_SECURE);
242 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
243 rdo_el3_interrupt_handler, flags);
244 if (rc != 0) {
245 panic();
246 }
Michal Simek91794362022-08-31 16:45:14 +0200247}
248
249/*
250 * Perform the very early platform specific architectural setup here.
251 */
252void bl31_plat_arch_setup(void)
253{
254 const mmap_region_t bl_regions[] = {
Amit Nagalefefcd42023-07-10 10:43:29 +0530255#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
256 MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE,
257 MT_MEMORY | MT_RW | MT_NS),
258#endif
Michal Simek91794362022-08-31 16:45:14 +0200259 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
260 MT_MEMORY | MT_RW | MT_SECURE),
261 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
262 MT_CODE | MT_SECURE),
263 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
264 MT_RO_DATA | MT_SECURE),
265 {0}
266 };
267
268 setup_page_tables(bl_regions, plat_versal_net_get_mmap());
269 enable_mmu(0);
270}