blob: b9cf496d47f09f77e827992d0209aeec0fb5626f [file] [log] [blame]
Achin Gupta375f5382014-02-18 18:12:48 +00001/*
2 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Dan Handley2bd4ef22014-04-09 13:14:54 +010031#ifndef __TSPD_PRIVATE_H__
32#define __TSPD_PRIVATE_H__
Achin Gupta375f5382014-02-18 18:12:48 +000033
Achin Gupta375f5382014-02-18 18:12:48 +000034#include <arch.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010035#include <context.h>
Achin Guptaaeaab682014-05-09 13:21:31 +010036#include <interrupt_mgmt.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010037#include <platform.h>
Achin Gupta375f5382014-02-18 18:12:48 +000038#include <psci.h>
Achin Gupta375f5382014-02-18 18:12:48 +000039
40/*******************************************************************************
41 * Secure Payload PM state information e.g. SP is suspended, uninitialised etc
Achin Gupta18d6eaf2014-05-04 18:23:26 +010042 * and macros to access the state information in the per-cpu 'state' flags
Achin Gupta375f5382014-02-18 18:12:48 +000043 ******************************************************************************/
Achin Gupta18d6eaf2014-05-04 18:23:26 +010044#define TSP_PSTATE_OFF 0
45#define TSP_PSTATE_ON 1
46#define TSP_PSTATE_SUSPEND 2
47#define TSP_PSTATE_SHIFT 0
48#define TSP_PSTATE_MASK 0x3
49#define get_tsp_pstate(state) ((state >> TSP_PSTATE_SHIFT) & TSP_PSTATE_MASK)
50#define clr_tsp_pstate(state) (state &= ~(TSP_PSTATE_MASK \
51 << TSP_PSTATE_SHIFT))
52#define set_tsp_pstate(st, pst) do { \
53 clr_tsp_pstate(st); \
54 st |= (pst & TSP_PSTATE_MASK) << \
55 TSP_PSTATE_SHIFT; \
56 } while (0);
57
58
59/*
60 * This flag is used by the TSPD to determine if the TSP is servicing a standard
61 * SMC request prior to programming the next entry into the TSP e.g. if TSP
62 * execution is preempted by a non-secure interrupt and handed control to the
63 * normal world. If another request which is distinct from what the TSP was
64 * previously doing arrives, then this flag will be help the TSPD to either
65 * reject the new request or service it while ensuring that the previous context
66 * is not corrupted.
67 */
68#define STD_SMC_ACTIVE_FLAG_SHIFT 2
69#define STD_SMC_ACTIVE_FLAG_MASK 1
70#define get_std_smc_active_flag(state) ((state >> STD_SMC_ACTIVE_FLAG_SHIFT) \
71 & STD_SMC_ACTIVE_FLAG_MASK)
72#define set_std_smc_active_flag(state) (state |= \
73 1 << STD_SMC_ACTIVE_FLAG_SHIFT)
74#define clr_std_smc_active_flag(state) (state &= \
75 ~(STD_SMC_ACTIVE_FLAG_MASK \
76 << STD_SMC_ACTIVE_FLAG_SHIFT))
Achin Gupta375f5382014-02-18 18:12:48 +000077
78/*******************************************************************************
79 * Secure Payload execution state information i.e. aarch32 or aarch64
80 ******************************************************************************/
81#define TSP_AARCH32 MODE_RW_32
82#define TSP_AARCH64 MODE_RW_64
83
84/*******************************************************************************
85 * The SPD should know the type of Secure Payload.
86 ******************************************************************************/
87#define TSP_TYPE_UP PSCI_TOS_NOT_UP_MIG_CAP
88#define TSP_TYPE_UPM PSCI_TOS_UP_MIG_CAP
89#define TSP_TYPE_MP PSCI_TOS_NOT_PRESENT_MP
90
91/*******************************************************************************
92 * Secure Payload migrate type information as known to the SPD. We assume that
93 * the SPD is dealing with an MP Secure Payload.
94 ******************************************************************************/
95#define TSP_MIGRATE_INFO TSP_TYPE_MP
96
97/*******************************************************************************
98 * Number of cpus that the present on this platform. TODO: Rely on a topology
99 * tree to determine this in the future to avoid assumptions about mpidr
100 * allocation
101 ******************************************************************************/
102#define TSPD_CORE_COUNT PLATFORM_CORE_COUNT
103
104/*******************************************************************************
105 * Constants that allow assembler code to preserve callee-saved registers of the
106 * C runtime context while performing a security state switch.
107 ******************************************************************************/
108#define TSPD_C_RT_CTX_X19 0x0
109#define TSPD_C_RT_CTX_X20 0x8
110#define TSPD_C_RT_CTX_X21 0x10
111#define TSPD_C_RT_CTX_X22 0x18
112#define TSPD_C_RT_CTX_X23 0x20
113#define TSPD_C_RT_CTX_X24 0x28
114#define TSPD_C_RT_CTX_X25 0x30
115#define TSPD_C_RT_CTX_X26 0x38
116#define TSPD_C_RT_CTX_X27 0x40
117#define TSPD_C_RT_CTX_X28 0x48
118#define TSPD_C_RT_CTX_X29 0x50
119#define TSPD_C_RT_CTX_X30 0x58
120#define TSPD_C_RT_CTX_SIZE 0x60
121#define TSPD_C_RT_CTX_ENTRIES (TSPD_C_RT_CTX_SIZE >> DWORD_SHIFT)
122
123#ifndef __ASSEMBLY__
124
Dan Handley2bd4ef22014-04-09 13:14:54 +0100125#include <cassert.h>
126#include <stdint.h>
127
Achin Gupta375f5382014-02-18 18:12:48 +0000128/* AArch64 callee saved general purpose register context structure. */
129DEFINE_REG_STRUCT(c_rt_regs, TSPD_C_RT_CTX_ENTRIES);
130
131/*
132 * Compile time assertion to ensure that both the compiler and linker
133 * have the same double word aligned view of the size of the C runtime
134 * register context.
135 */
Dan Handleye2712bc2014-04-10 15:37:22 +0100136CASSERT(TSPD_C_RT_CTX_SIZE == sizeof(c_rt_regs_t), \
Achin Gupta375f5382014-02-18 18:12:48 +0000137 assert_spd_c_rt_regs_size_mismatch);
138
139/*******************************************************************************
140 * Structure which helps the SPD to maintain the per-cpu state of the SP.
Achin Guptaaeaab682014-05-09 13:21:31 +0100141 * 'saved_spsr_el3' - temporary copy to allow FIQ handling when the TSP has been
142 * preempted.
143 * 'saved_elr_el3' - temporary copy to allow FIQ handling when the TSP has been
144 * preempted.
145 * 'state' - collection of flags to track SP state e.g. on/off
146 * 'mpidr' - mpidr to associate a context with a cpu
147 * 'c_rt_ctx' - stack address to restore C runtime context from after
148 * returning from a synchronous entry into the SP.
149 * 'cpu_ctx' - space to maintain SP architectural state
Achin Gupta375f5382014-02-18 18:12:48 +0000150 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100151typedef struct tsp_context {
Achin Guptaaeaab682014-05-09 13:21:31 +0100152 uint64_t saved_elr_el3;
153 uint32_t saved_spsr_el3;
Achin Gupta375f5382014-02-18 18:12:48 +0000154 uint32_t state;
155 uint64_t mpidr;
156 uint64_t c_rt_ctx;
Dan Handleye2712bc2014-04-10 15:37:22 +0100157 cpu_context_t cpu_ctx;
158} tsp_context_t;
Achin Gupta375f5382014-02-18 18:12:48 +0000159
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000160/* TSPD power management handlers */
Dan Handleye2712bc2014-04-10 15:37:22 +0100161extern const spd_pm_ops_t tspd_pm;
Jeenu Viswambharan7f366602014-02-20 17:11:00 +0000162
Achin Gupta375f5382014-02-18 18:12:48 +0000163/*******************************************************************************
Dan Handley2bd4ef22014-04-09 13:14:54 +0100164 * Forward declarations
165 ******************************************************************************/
166struct entry_info;
167
168/*******************************************************************************
Achin Gupta375f5382014-02-18 18:12:48 +0000169 * Function & Data prototypes
170 ******************************************************************************/
171extern uint64_t tspd_enter_sp(uint64_t *c_rt_ctx);
172extern void __dead2 tspd_exit_sp(uint64_t c_rt_ctx, uint64_t ret);
Dan Handleye2712bc2014-04-10 15:37:22 +0100173extern uint64_t tspd_synchronous_sp_entry(tsp_context_t *tsp_ctx);
174extern void __dead2 tspd_synchronous_sp_exit(tsp_context_t *tsp_ctx, uint64_t ret);
Achin Gupta375f5382014-02-18 18:12:48 +0000175extern int32_t tspd_init_secure_context(uint64_t entrypoint,
176 uint32_t rw,
177 uint64_t mpidr,
Dan Handleye2712bc2014-04-10 15:37:22 +0100178 tsp_context_t *tsp_ctx);
179extern tsp_context_t tspd_sp_context[TSPD_CORE_COUNT];
Dan Handley2bd4ef22014-04-09 13:14:54 +0100180extern struct entry_info *tsp_entry_info;
Achin Gupta375f5382014-02-18 18:12:48 +0000181#endif /*__ASSEMBLY__*/
182
Dan Handley2bd4ef22014-04-09 13:14:54 +0100183#endif /* __TSPD_PRIVATE_H__ */