blob: 2ca6a56af2b7fb3a7485c76c892b459e23c52374 [file] [log] [blame]
Achin Gupta375f5382014-02-18 18:12:48 +00001/*
2 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Achin Gupta375f5382014-02-18 18:12:48 +000031#include <arch_helpers.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010032#include <assert.h>
Achin Gupta375f5382014-02-18 18:12:48 +000033#include <bl_common.h>
Achin Gupta375f5382014-02-18 18:12:48 +000034#include <context_mgmt.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010035#include <platform.h>
36#include <string.h>
Dan Handley714a0d22014-04-09 13:13:04 +010037#include "tspd_private.h"
Achin Gupta375f5382014-02-18 18:12:48 +000038
39/*******************************************************************************
40 * Given a secure payload entrypoint, register width, cpu id & pointer to a
41 * context data structure, this function will create a secure context ready for
42 * programming an entry into the secure payload.
43 ******************************************************************************/
44int32_t tspd_init_secure_context(uint64_t entrypoint,
Achin Guptaaeaab682014-05-09 13:21:31 +010045 uint32_t rw,
46 uint64_t mpidr,
47 tsp_context_t *tsp_ctx)
Achin Gupta375f5382014-02-18 18:12:48 +000048{
Vikram Kanigiri17341192014-03-24 11:21:35 +000049 uint32_t scr, sctlr;
Dan Handleye2712bc2014-04-10 15:37:22 +010050 el1_sys_regs_t *el1_state;
Achin Gupta375f5382014-02-18 18:12:48 +000051 uint32_t spsr;
52
53 /* Passing a NULL context is a critical programming error */
54 assert(tsp_ctx);
55
56 /*
57 * We support AArch64 TSP for now.
58 * TODO: Add support for AArch32 TSP
59 */
60 assert(rw == TSP_AARCH64);
61
62 /*
63 * This might look redundant if the context was statically
64 * allocated but this function cannot make that assumption.
65 */
66 memset(tsp_ctx, 0, sizeof(*tsp_ctx));
67
Achin Gupta405406d2014-05-09 12:00:17 +010068 /*
69 * Set the right security state, register width and enable access to
70 * the secure physical timer for the SP.
71 */
Vikram Kanigiri17341192014-03-24 11:21:35 +000072 scr = read_scr();
Achin Gupta375f5382014-02-18 18:12:48 +000073 scr &= ~SCR_NS_BIT;
74 scr &= ~SCR_RW_BIT;
Achin Gupta405406d2014-05-09 12:00:17 +010075 scr |= SCR_ST_BIT;
Achin Gupta375f5382014-02-18 18:12:48 +000076 if (rw == TSP_AARCH64)
77 scr |= SCR_RW_BIT;
78
79 /* Get a pointer to the S-EL1 context memory */
80 el1_state = get_sysregs_ctx(&tsp_ctx->cpu_ctx);
81
82 /*
Vikram Kanigiri17341192014-03-24 11:21:35 +000083 * Program the SCTLR_EL1 such that upon entry in S-EL1, caches and MMU are
84 * disabled and exception endianess is set to be the same as EL3
Achin Gupta375f5382014-02-18 18:12:48 +000085 */
Achin Guptac7f20692014-03-26 18:44:15 +000086 sctlr = read_sctlr_el3();
Achin Gupta375f5382014-02-18 18:12:48 +000087 sctlr &= SCTLR_EE_BIT;
88 sctlr |= SCTLR_EL1_RES1;
89 write_ctx_reg(el1_state, CTX_SCTLR_EL1, sctlr);
90
91 /* Set this context as ready to be initialised i.e OFF */
Achin Gupta18d6eaf2014-05-04 18:23:26 +010092 set_tsp_pstate(tsp_ctx->state, TSP_PSTATE_OFF);
93
94 /*
95 * This context has not been used yet. It will become valid
96 * when the TSP is interrupted and wants the TSPD to preserve
97 * the context.
98 */
99 clr_std_smc_active_flag(tsp_ctx->state);
Achin Gupta375f5382014-02-18 18:12:48 +0000100
101 /* Associate this context with the cpu specified */
102 tsp_ctx->mpidr = mpidr;
103
104 cm_set_context(mpidr, &tsp_ctx->cpu_ctx, SECURE);
Vikram Kanigiri9851e422014-05-13 14:42:08 +0100105 spsr = SPSR_64(MODE_EL1, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
Achin Gupta375f5382014-02-18 18:12:48 +0000106 cm_set_el3_eret_context(SECURE, entrypoint, spsr, scr);
107
Achin Gupta375f5382014-02-18 18:12:48 +0000108 return 0;
109}
110
111/*******************************************************************************
112 * This function takes an SP context pointer and:
113 * 1. Applies the S-EL1 system register context from tsp_ctx->cpu_ctx.
114 * 2. Saves the current C runtime state (callee saved registers) on the stack
115 * frame and saves a reference to this state.
116 * 3. Calls el3_exit() so that the EL3 system and general purpose registers
117 * from the tsp_ctx->cpu_ctx are used to enter the secure payload image.
118 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100119uint64_t tspd_synchronous_sp_entry(tsp_context_t *tsp_ctx)
Achin Gupta375f5382014-02-18 18:12:48 +0000120{
121 uint64_t rc;
122
123 assert(tsp_ctx->c_rt_ctx == 0);
124
125 /* Apply the Secure EL1 system register context and switch to it */
126 assert(cm_get_context(read_mpidr(), SECURE) == &tsp_ctx->cpu_ctx);
127 cm_el1_sysregs_context_restore(SECURE);
128 cm_set_next_eret_context(SECURE);
129
130 rc = tspd_enter_sp(&tsp_ctx->c_rt_ctx);
131#if DEBUG
132 tsp_ctx->c_rt_ctx = 0;
133#endif
134
135 return rc;
136}
137
138
139/*******************************************************************************
140 * This function takes an SP context pointer and:
141 * 1. Saves the S-EL1 system register context tp tsp_ctx->cpu_ctx.
142 * 2. Restores the current C runtime state (callee saved registers) from the
143 * stack frame using the reference to this state saved in tspd_enter_sp().
144 * 3. It does not need to save any general purpose or EL3 system register state
145 * as the generic smc entry routine should have saved those.
146 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100147void tspd_synchronous_sp_exit(tsp_context_t *tsp_ctx, uint64_t ret)
Achin Gupta375f5382014-02-18 18:12:48 +0000148{
149 /* Save the Secure EL1 system register context */
150 assert(cm_get_context(read_mpidr(), SECURE) == &tsp_ctx->cpu_ctx);
151 cm_el1_sysregs_context_save(SECURE);
152
153 assert(tsp_ctx->c_rt_ctx != 0);
154 tspd_exit_sp(tsp_ctx->c_rt_ctx, ret);
155
156 /* Should never reach here */
157 assert(0);
158}