Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 1 | /* |
Ambroise Vincent | 09a22e7 | 2019-05-29 14:04:16 +0100 | [diff] [blame] | 2 | * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | b5b15b2 | 2018-05-17 10:10:25 -0700 | [diff] [blame] | 3 | * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 4 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 5 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 6 | */ |
| 7 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 8 | #ifndef TEGRA_PRIVATE_H |
| 9 | #define TEGRA_PRIVATE_H |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 10 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 11 | #include <platform_def.h> |
Varun Wadekar | 8d7a02b | 2018-06-26 16:07:50 -0700 | [diff] [blame] | 12 | #include <stdbool.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 13 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 14 | #include <arch.h> |
Varun Wadekar | 9f4a7d3 | 2018-10-19 11:42:28 -0700 | [diff] [blame] | 15 | #include <arch_helpers.h> |
Ambroise Vincent | 09a22e7 | 2019-05-29 14:04:16 +0100 | [diff] [blame] | 16 | #include <drivers/ti/uart/uart_16550.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 17 | #include <lib/psci/psci.h> |
| 18 | #include <lib/xlat_tables/xlat_tables_v2.h> |
| 19 | |
Varun Wadekar | 9f4a7d3 | 2018-10-19 11:42:28 -0700 | [diff] [blame] | 20 | #include <tegra_gic.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 21 | |
Varun Wadekar | 7a269e2 | 2015-06-10 14:04:32 +0530 | [diff] [blame] | 22 | /******************************************************************************* |
Steven Kao | d417cea | 2017-06-14 14:02:23 +0800 | [diff] [blame] | 23 | * Implementation defined ACTLR_EL1 bit definitions |
| 24 | ******************************************************************************/ |
| 25 | #define ACTLR_EL1_PMSTATE_MASK (ULL(0xF) << 0) |
| 26 | |
| 27 | /******************************************************************************* |
| 28 | * Implementation defined ACTLR_EL2 bit definitions |
| 29 | ******************************************************************************/ |
| 30 | #define ACTLR_EL2_PMSTATE_MASK (ULL(0xF) << 0) |
| 31 | |
| 32 | /******************************************************************************* |
Varun Wadekar | b7b4575 | 2015-12-28 14:55:41 -0800 | [diff] [blame] | 33 | * Struct for parameters received from BL2 |
| 34 | ******************************************************************************/ |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 35 | typedef struct plat_params_from_bl2 { |
Varun Wadekar | 6bb6246 | 2015-10-06 12:49:31 +0530 | [diff] [blame] | 36 | /* TZ memory size */ |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 37 | uint64_t tzdram_size; |
Varun Wadekar | 6bb6246 | 2015-10-06 12:49:31 +0530 | [diff] [blame] | 38 | /* TZ memory base */ |
| 39 | uint64_t tzdram_base; |
Varun Wadekar | d2014c6 | 2015-10-29 10:37:28 +0530 | [diff] [blame] | 40 | /* UART port ID */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 41 | int32_t uart_id; |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 42 | /* L2 ECC parity protection disable flag */ |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 43 | int32_t l2_ecc_parity_prot_dis; |
Varun Wadekar | 4967c3d | 2017-07-21 13:34:16 -0700 | [diff] [blame] | 44 | /* SHMEM base address for storing the boot logs */ |
| 45 | uint64_t boot_profiler_shmem_base; |
Varun Wadekar | f07d6de | 2018-02-27 14:33:57 -0800 | [diff] [blame] | 46 | /* System Suspend Entry Firmware size */ |
| 47 | uint64_t sc7entry_fw_size; |
| 48 | /* System Suspend Entry Firmware base address */ |
| 49 | uint64_t sc7entry_fw_base; |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 50 | } plat_params_from_bl2_t; |
| 51 | |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 52 | /******************************************************************************* |
Harvey Hsieh | fbdfce1 | 2016-11-23 19:13:08 +0800 | [diff] [blame] | 53 | * Helper function to access l2ctlr_el1 register on Cortex-A57 CPUs |
| 54 | ******************************************************************************/ |
| 55 | DEFINE_RENAME_SYSREG_RW_FUNCS(l2ctlr_el1, CORTEX_A57_L2CTLR_EL1) |
| 56 | |
| 57 | /******************************************************************************* |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 58 | * Struct describing parameters passed to bl31 |
| 59 | ******************************************************************************/ |
| 60 | struct tegra_bl31_params { |
| 61 | param_header_t h; |
| 62 | image_info_t *bl31_image_info; |
| 63 | entry_point_info_t *bl32_ep_info; |
| 64 | image_info_t *bl32_image_info; |
| 65 | entry_point_info_t *bl33_ep_info; |
| 66 | image_info_t *bl33_image_info; |
| 67 | }; |
| 68 | |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 69 | /* Declarations for plat_psci_handlers.c */ |
Anthony Zhou | 5d1bb05 | 2017-03-03 16:23:08 +0800 | [diff] [blame] | 70 | int32_t tegra_soc_validate_power_state(uint32_t power_state, |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 71 | psci_power_state_t *req_state); |
Varun Wadekar | 254441d | 2015-07-23 10:07:54 +0530 | [diff] [blame] | 72 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 73 | /* Declarations for plat_setup.c */ |
| 74 | const mmap_region_t *plat_get_mmio_map(void); |
Varun Wadekar | 9d15f7e | 2019-08-21 14:01:31 -0700 | [diff] [blame] | 75 | void plat_enable_console(int32_t id); |
Varun Wadekar | b7b4575 | 2015-12-28 14:55:41 -0800 | [diff] [blame] | 76 | void plat_gic_setup(void); |
Antonio Nino Diaz | 6bf7c6b | 2018-09-24 17:16:05 +0100 | [diff] [blame] | 77 | struct tegra_bl31_params *plat_get_bl31_params(void); |
Varun Wadekar | d22d4ad | 2016-05-23 11:41:07 -0700 | [diff] [blame] | 78 | plat_params_from_bl2_t *plat_get_bl31_plat_params(void); |
Dilan Lee | 1f66f3d | 2017-10-27 09:51:09 +0800 | [diff] [blame] | 79 | void plat_early_platform_setup(void); |
| 80 | void plat_late_platform_setup(void); |
Varun Wadekar | 0ed6270 | 2018-06-20 14:30:59 -0700 | [diff] [blame] | 81 | void plat_relocate_bl32_image(const image_info_t *bl32_img_info); |
Varun Wadekar | 8d7a02b | 2018-06-26 16:07:50 -0700 | [diff] [blame] | 82 | bool plat_supports_system_suspend(void); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 83 | |
| 84 | /* Declarations for plat_secondary.c */ |
| 85 | void plat_secondary_setup(void); |
Anthony Zhou | faad346 | 2017-03-21 15:50:09 +0800 | [diff] [blame] | 86 | int32_t plat_lock_cpu_vectors(void); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 87 | |
Varun Wadekar | dc79930 | 2015-12-28 16:36:42 -0800 | [diff] [blame] | 88 | /* Declarations for tegra_fiq_glue.c */ |
| 89 | void tegra_fiq_handler_setup(void); |
| 90 | int tegra_fiq_get_intr_context(void); |
| 91 | void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint); |
| 92 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 93 | /* Declarations for tegra_security.c */ |
| 94 | void tegra_security_setup(void); |
| 95 | void tegra_security_setup_videomem(uintptr_t base, uint64_t size); |
| 96 | |
| 97 | /* Declarations for tegra_pm.c */ |
| 98 | void tegra_pm_system_suspend_entry(void); |
| 99 | void tegra_pm_system_suspend_exit(void); |
Anthony Zhou | 85a8fa0 | 2017-03-22 14:42:42 +0800 | [diff] [blame] | 100 | int32_t tegra_system_suspended(void); |
Varun Wadekar | b3421ce | 2017-12-27 18:10:12 -0800 | [diff] [blame] | 101 | int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state); |
Anthony Zhou | 85a8fa0 | 2017-03-22 14:42:42 +0800 | [diff] [blame] | 102 | int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state); |
| 103 | int32_t tegra_soc_pwr_domain_on(u_register_t mpidr); |
| 104 | int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state); |
| 105 | int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state); |
| 106 | int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state); |
Varun Wadekar | b5b15b2 | 2018-05-17 10:10:25 -0700 | [diff] [blame] | 107 | int32_t tegra_soc_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state); |
Anthony Zhou | 85a8fa0 | 2017-03-22 14:42:42 +0800 | [diff] [blame] | 108 | int32_t tegra_soc_prepare_system_reset(void); |
| 109 | __dead2 void tegra_soc_prepare_system_off(void); |
| 110 | plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl, |
| 111 | const plat_local_state_t *states, |
| 112 | uint32_t ncpu); |
| 113 | void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state); |
| 114 | void tegra_cpu_standby(plat_local_state_t cpu_state); |
| 115 | int32_t tegra_pwr_domain_on(u_register_t mpidr); |
| 116 | void tegra_pwr_domain_off(const psci_power_state_t *target_state); |
| 117 | void tegra_pwr_domain_suspend(const psci_power_state_t *target_state); |
| 118 | void __dead2 tegra_pwr_domain_power_down_wfi(const psci_power_state_t *target_state); |
| 119 | void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state); |
| 120 | void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state); |
| 121 | __dead2 void tegra_system_off(void); |
| 122 | __dead2 void tegra_system_reset(void); |
| 123 | int32_t tegra_validate_power_state(uint32_t power_state, |
| 124 | psci_power_state_t *req_state); |
| 125 | int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 126 | |
| 127 | /* Declarations for tegraXXX_pm.c */ |
| 128 | int tegra_prepare_cpu_suspend(unsigned int id, unsigned int afflvl); |
| 129 | int tegra_prepare_cpu_on_finish(unsigned long mpidr); |
| 130 | |
| 131 | /* Declarations for tegra_bl31_setup.c */ |
| 132 | plat_params_from_bl2_t *bl31_get_plat_params(void); |
Varun Wadekar | fda095f | 2019-01-02 10:48:18 -0800 | [diff] [blame] | 133 | int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes); |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 134 | |
Varun Wadekar | bc74fec | 2015-07-16 15:47:03 +0530 | [diff] [blame] | 135 | /* Declarations for tegra_delay_timer.c */ |
| 136 | void tegra_delay_timer_init(void); |
| 137 | |
Varun Wadekar | 93bed2a | 2016-03-18 13:07:33 -0700 | [diff] [blame] | 138 | void tegra_secure_entrypoint(void); |
Varun Wadekar | 93bed2a | 2016-03-18 13:07:33 -0700 | [diff] [blame] | 139 | |
Anthony Zhou | e5bd345 | 2017-03-01 12:47:37 +0800 | [diff] [blame] | 140 | /* Declarations for tegra_sip_calls.c */ |
| 141 | uintptr_t tegra_sip_handler(uint32_t smc_fid, |
| 142 | u_register_t x1, |
| 143 | u_register_t x2, |
| 144 | u_register_t x3, |
| 145 | u_register_t x4, |
| 146 | void *cookie, |
| 147 | void *handle, |
| 148 | u_register_t flags); |
| 149 | int plat_sip_handler(uint32_t smc_fid, |
| 150 | uint64_t x1, |
| 151 | uint64_t x2, |
| 152 | uint64_t x3, |
| 153 | uint64_t x4, |
| 154 | const void *cookie, |
| 155 | void *handle, |
| 156 | uint64_t flags); |
| 157 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 158 | #endif /* TEGRA_PRIVATE_H */ |