blob: 08f79deae281e1f4ac7810a94bd29c4b85a3bdcf [file] [log] [blame]
Michal Simek91794362022-08-31 16:45:14 +02001/*
Michal Simek2a47faa2023-04-14 08:43:51 +02002 * Copyright (c) 2018-2020, Arm Limited and Contributors. All rights reserved.
Michal Simek91794362022-08-31 16:45:14 +02003 * Copyright (c) 2018-2022, Xilinx, Inc. All rights reserved.
Michal Simek01297072023-04-25 14:14:06 +02004 * Copyright (c) 2022-2023, Advanced Micro Devices, Inc. All rights reserved.
Michal Simek91794362022-08-31 16:45:14 +02005 *
6 * SPDX-License-Identifier: BSD-3-Clause
7 */
8
9#include <assert.h>
10#include <errno.h>
11
12#include <bl31/bl31.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Michal Simek91794362022-08-31 16:45:14 +020015#include <lib/mmio.h>
16#include <lib/xlat_tables/xlat_tables_v2.h>
Michal Simek91794362022-08-31 16:45:14 +020017#include <plat/common/platform.h>
18#include <plat_arm.h>
Prasad Kummaria8e5a582023-09-20 10:12:41 +053019#include <plat_console.h>
Michal Simek91794362022-08-31 16:45:14 +020020
Amit Nagalefefcd42023-07-10 10:43:29 +053021#include <plat_fdt.h>
Michal Simek91794362022-08-31 16:45:14 +020022#include <plat_private.h>
23#include <plat_startup.h>
Akshay Belsare80fde972023-03-07 15:05:57 +053024#include <pm_api_sys.h>
25#include <pm_client.h>
26#include <pm_ipi.h>
Michal Simek91794362022-08-31 16:45:14 +020027#include <versal_net_def.h>
28
29static entry_point_info_t bl32_image_ep_info;
30static entry_point_info_t bl33_image_ep_info;
Michal Simek91794362022-08-31 16:45:14 +020031
32/*
33 * Return a pointer to the 'entry_point_info' structure of the next image for
34 * the security state specified. BL33 corresponds to the non-secure image type
35 * while BL32 corresponds to the secure image type. A NULL pointer is returned
36 * if the image does not exist.
37 */
38entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
39{
40 assert(sec_state_is_valid(type));
41
42 if (type == NON_SECURE) {
43 return &bl33_image_ep_info;
44 }
45
46 return &bl32_image_ep_info;
47}
48
49/*
50 * Set the build time defaults,if we can't find any config data.
51 */
52static inline void bl31_set_default_config(void)
53{
54 bl32_image_ep_info.pc = BL32_BASE;
55 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
56 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
57 bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
58 DISABLE_ALL_EXCEPTIONS);
59}
60
61/*
62 * Perform any BL31 specific platform actions. Here is an opportunity to copy
63 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
64 * are lost (potentially). This needs to be done before the MMU is initialized
65 * so that the memory layout can be used while creating page tables.
66 */
67void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
68 u_register_t arg2, u_register_t arg3)
69{
Akshay Belsare80fde972023-03-07 15:05:57 +053070#if !(TFA_NO_PM)
71 uint64_t tfa_handoff_addr, buff[HANDOFF_PARAMS_MAX_SIZE] = {0};
72 uint32_t payload[PAYLOAD_ARG_CNT], max_size = HANDOFF_PARAMS_MAX_SIZE;
73 enum pm_ret_status ret_status;
74#endif /* !(TFA_NO_PM) */
Michal Simek91794362022-08-31 16:45:14 +020075
76 board_detection();
77
78 switch (platform_id) {
79 case VERSAL_NET_SPP:
80 cpu_clock = 1000000;
Michal Simek91794362022-08-31 16:45:14 +020081 break;
82 case VERSAL_NET_EMU:
83 cpu_clock = 3660000;
Michal Simek91794362022-08-31 16:45:14 +020084 break;
85 case VERSAL_NET_QEMU:
86 /* Random values now */
87 cpu_clock = 100000000;
Michal Simek91794362022-08-31 16:45:14 +020088 break;
89 case VERSAL_NET_SILICON:
Michal Simek266e07b2022-11-05 15:39:47 -070090 cpu_clock = 100000000;
Michal Simek266e07b2022-11-05 15:39:47 -070091 break;
Michal Simek91794362022-08-31 16:45:14 +020092 default:
93 panic();
94 }
95
Prasad Kummaria8e5a582023-09-20 10:12:41 +053096 setup_console();
Michal Simek91794362022-08-31 16:45:14 +020097
Akshay Belsarebdffd362023-01-18 17:04:22 +053098 NOTICE("TF-A running on %s %d.%d\n", board_name_decode(),
Michal Simek91794362022-08-31 16:45:14 +020099 platform_version / 10U, platform_version % 10U);
100
101 /* Initialize the platform config for future decision making */
102 versal_net_config_setup();
Michal Simek91794362022-08-31 16:45:14 +0200103
104 /*
105 * Do initial security configuration to allow DRAM/device access. On
106 * Base VERSAL_NET only DRAM security is programmable (via TrustZone), but
107 * other platforms might have more programmable security devices
108 * present.
109 */
110
111 /* Populate common information for BL32 and BL33 */
112 SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
113 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
114 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
115 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
Akshay Belsare80fde972023-03-07 15:05:57 +0530116#if !(TFA_NO_PM)
117 PM_PACK_PAYLOAD4(payload, LOADER_MODULE_ID, 1, PM_LOAD_GET_HANDOFF_PARAMS,
118 (uintptr_t)buff >> 32U, (uintptr_t)buff, max_size);
Michal Simek91794362022-08-31 16:45:14 +0200119
Akshay Belsare80fde972023-03-07 15:05:57 +0530120 ret_status = pm_ipi_send_sync(primary_proc, payload, NULL, 0);
121 if (ret_status == PM_RET_SUCCESS) {
122 enum xbl_handoff xbl_ret;
123
124 tfa_handoff_addr = (uintptr_t)&buff;
125
126 xbl_ret = xbl_handover(&bl32_image_ep_info, &bl33_image_ep_info,
127 tfa_handoff_addr);
128 if (xbl_ret != XBL_HANDOFF_SUCCESS) {
129 ERROR("BL31: PLM to TF-A handover failed %u\n", xbl_ret);
130 panic();
131 }
132
133 INFO("BL31: PLM to TF-A handover success\n");
134 } else {
135 INFO("BL31: setting up default configs\n");
136
137 bl31_set_default_config();
138 }
139#else
Michal Simek91794362022-08-31 16:45:14 +0200140 bl31_set_default_config();
Akshay Belsare80fde972023-03-07 15:05:57 +0530141#endif /* !(TFA_NO_PM) */
Michal Simek91794362022-08-31 16:45:14 +0200142
143 NOTICE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
144 NOTICE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
145}
146
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700147static versal_intr_info_type_el3_t type_el3_interrupt_table[MAX_INTR_EL3];
148
149int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
150{
151 static uint32_t index;
152 uint32_t i;
153
154 /* Validate 'handler' and 'id' parameters */
155 if (handler == NULL || index >= MAX_INTR_EL3) {
156 return -EINVAL;
157 }
158
159 /* Check if a handler has already been registered */
160 for (i = 0; i < index; i++) {
161 if (id == type_el3_interrupt_table[i].id) {
162 return -EALREADY;
163 }
164 }
165
166 type_el3_interrupt_table[index].id = id;
167 type_el3_interrupt_table[index].handler = handler;
168
169 index++;
170
171 return 0;
172}
173
174static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
175 void *handle, void *cookie)
176{
177 uint32_t intr_id;
178 uint32_t i;
179 interrupt_type_handler_t handler = NULL;
180
181 intr_id = plat_ic_get_pending_interrupt_id();
182
183 for (i = 0; i < MAX_INTR_EL3; i++) {
184 if (intr_id == type_el3_interrupt_table[i].id) {
185 handler = type_el3_interrupt_table[i].handler;
186 }
187 }
188
189 if (handler != NULL) {
190 handler(intr_id, flags, handle, cookie);
191 }
192
193 return 0;
194}
195
Michal Simek91794362022-08-31 16:45:14 +0200196void bl31_platform_setup(void)
197{
Amit Nagalefefcd42023-07-10 10:43:29 +0530198 prepare_dtb();
199
Michal Simek91794362022-08-31 16:45:14 +0200200 /* Initialize the gic cpu and distributor interfaces */
201 plat_versal_net_gic_driver_init();
202 plat_versal_net_gic_init();
203}
204
205void bl31_plat_runtime_setup(void)
206{
Jay Buddhabhattic6daff02022-09-05 02:56:32 -0700207 uint64_t flags = 0;
208 int32_t rc;
209
210 set_interrupt_rm_flag(flags, NON_SECURE);
211 rc = register_interrupt_type_handler(INTR_TYPE_EL3,
212 rdo_el3_interrupt_handler, flags);
213 if (rc != 0) {
214 panic();
215 }
Michal Simek91794362022-08-31 16:45:14 +0200216}
217
218/*
219 * Perform the very early platform specific architectural setup here.
220 */
221void bl31_plat_arch_setup(void)
222{
223 const mmap_region_t bl_regions[] = {
Amit Nagalefefcd42023-07-10 10:43:29 +0530224#if (defined(XILINX_OF_BOARD_DTB_ADDR) && !IS_TFA_IN_OCM(BL31_BASE))
225 MAP_REGION_FLAT(XILINX_OF_BOARD_DTB_ADDR, XILINX_OF_BOARD_DTB_MAX_SIZE,
226 MT_MEMORY | MT_RW | MT_NS),
227#endif
Michal Simek91794362022-08-31 16:45:14 +0200228 MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
229 MT_MEMORY | MT_RW | MT_SECURE),
230 MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
231 MT_CODE | MT_SECURE),
232 MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
233 MT_RO_DATA | MT_SECURE),
234 {0}
235 };
236
237 setup_page_tables(bl_regions, plat_versal_net_get_mmap());
238 enable_mmu(0);
239}