blob: fe965c5396e984391a554151ab0563cd865806cb [file] [log] [blame]
Soren Brinkmann76fcae32016-03-06 20:16:27 -08001/*
Rajan Vaja83687612018-01-17 02:39:20 -08002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Soren Brinkmann76fcae32016-03-06 20:16:27 -08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soren Brinkmann76fcae32016-03-06 20:16:27 -08005 */
6
7/* ZynqMP power management enums and defines */
8
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00009#ifndef PM_DEFS_H
10#define PM_DEFS_H
Soren Brinkmann76fcae32016-03-06 20:16:27 -080011
12/*********************************************************************
13 * Macro definitions
14 ********************************************************************/
15
16/*
17 * Version number is a 32bit value, like:
18 * (PM_VERSION_MAJOR << 16) | PM_VERSION_MINOR
19 */
Jolly Shahabee2a42018-02-07 15:37:01 -080020#define PM_VERSION_MAJOR 1
21#define PM_VERSION_MINOR 0
Soren Brinkmann76fcae32016-03-06 20:16:27 -080022
23#define PM_VERSION ((PM_VERSION_MAJOR << 16) | PM_VERSION_MINOR)
24
25/* Capabilities for RAM */
26#define PM_CAP_ACCESS 0x1U
27#define PM_CAP_CONTEXT 0x2U
28
29#define MAX_LATENCY (~0U)
30#define MAX_QOS 100U
31
Filip Drazic0bd9d0c2016-07-20 17:17:39 +020032/* State arguments of the self suspend */
33#define PM_STATE_CPU_IDLE 0x0U
34#define PM_STATE_SUSPEND_TO_RAM 0xFU
35
Soren Brinkmann76fcae32016-03-06 20:16:27 -080036/*********************************************************************
37 * Enum definitions
38 ********************************************************************/
39
40enum pm_api_id {
41 /* Miscellaneous API functions: */
42 PM_GET_API_VERSION = 1, /* Do not change or move */
43 PM_SET_CONFIGURATION,
44 PM_GET_NODE_STATUS,
45 PM_GET_OP_CHARACTERISTIC,
46 PM_REGISTER_NOTIFIER,
47 /* API for suspending of PUs: */
48 PM_REQ_SUSPEND,
49 PM_SELF_SUSPEND,
50 PM_FORCE_POWERDOWN,
51 PM_ABORT_SUSPEND,
52 PM_REQ_WAKEUP,
53 PM_SET_WAKEUP_SOURCE,
54 PM_SYSTEM_SHUTDOWN,
55 /* API for managing PM slaves: */
56 PM_REQ_NODE,
57 PM_RELEASE_NODE,
58 PM_SET_REQUIREMENT,
59 PM_SET_MAX_LATENCY,
60 /* Direct control API functions: */
61 PM_RESET_ASSERT,
62 PM_RESET_GET_STATUS,
63 PM_MMIO_WRITE,
64 PM_MMIO_READ,
Filip Drazicca1e0af2017-03-16 16:56:53 +010065 PM_INIT_FINALIZE,
Nava kishore Manne68d460c2016-08-20 23:18:09 +053066 PM_FPGA_LOAD,
67 PM_FPGA_GET_STATUS,
Siva Durga Prasad Paladugu16427d12016-08-24 11:45:47 +053068 PM_GET_CHIPID,
Rajan Vaja670bec02018-01-18 22:54:07 -080069 PM_SECURE_RSA_AES,
70 PM_SECURE_SHA,
71 PM_SECURE_RSA,
Rajan Vaja83687612018-01-17 02:39:20 -080072 PM_PINCTRL_REQUEST,
73 PM_PINCTRL_RELEASE,
74 PM_PINCTRL_GET_FUNCTION,
75 PM_PINCTRL_SET_FUNCTION,
76 PM_PINCTRL_CONFIG_PARAM_GET,
77 PM_PINCTRL_CONFIG_PARAM_SET,
Rajan Vaja5529a012018-01-17 02:39:23 -080078 PM_IOCTL,
Rajan Vaja35116132018-01-17 02:39:25 -080079 /* API to query information from firmware */
80 PM_QUERY_DATA,
81 /* Clock control API functions */
82 PM_CLOCK_ENABLE,
83 PM_CLOCK_DISABLE,
84 PM_CLOCK_GETSTATE,
85 PM_CLOCK_SETDIVIDER,
86 PM_CLOCK_GETDIVIDER,
87 PM_CLOCK_SETRATE,
88 PM_CLOCK_GETRATE,
89 PM_CLOCK_SETPARENT,
90 PM_CLOCK_GETPARENT,
Siva Durga Prasad Paladugua4ed4b22018-04-30 20:06:58 +053091 PM_SECURE_IMAGE,
Siva Durga Prasad Paladugu7c6516a2018-09-04 17:41:34 +053092 /* FPGA PL Readback */
93 PM_FPGA_READ,
Siva Durga Prasad Paladugu8bd905b2018-09-04 18:05:50 +053094 PM_SECURE_AES,
Jolly Shaha7cc5ee2019-01-02 12:27:00 -080095 /* PLL control API functions */
96 PM_PLL_SET_PARAMETER,
Soren Brinkmann76fcae32016-03-06 20:16:27 -080097 PM_API_MAX
98};
99
100enum pm_node_id {
101 NODE_UNKNOWN = 0,
102 NODE_APU,
103 NODE_APU_0,
104 NODE_APU_1,
105 NODE_APU_2,
106 NODE_APU_3,
107 NODE_RPU,
108 NODE_RPU_0,
109 NODE_RPU_1,
Rajan Vaja670bec02018-01-18 22:54:07 -0800110 NODE_PLD,
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800111 NODE_FPD,
112 NODE_OCM_BANK_0,
113 NODE_OCM_BANK_1,
114 NODE_OCM_BANK_2,
115 NODE_OCM_BANK_3,
116 NODE_TCM_0_A,
117 NODE_TCM_0_B,
118 NODE_TCM_1_A,
119 NODE_TCM_1_B,
120 NODE_L2,
121 NODE_GPU_PP_0,
122 NODE_GPU_PP_1,
123 NODE_USB_0,
124 NODE_USB_1,
125 NODE_TTC_0,
126 NODE_TTC_1,
127 NODE_TTC_2,
128 NODE_TTC_3,
129 NODE_SATA,
130 NODE_ETH_0,
131 NODE_ETH_1,
132 NODE_ETH_2,
133 NODE_ETH_3,
134 NODE_UART_0,
135 NODE_UART_1,
136 NODE_SPI_0,
137 NODE_SPI_1,
138 NODE_I2C_0,
139 NODE_I2C_1,
140 NODE_SD_0,
141 NODE_SD_1,
142 NODE_DP,
143 NODE_GDMA,
144 NODE_ADMA,
145 NODE_NAND,
146 NODE_QSPI,
147 NODE_GPIO,
148 NODE_CAN_0,
149 NODE_CAN_1,
Mirela Simonoviccd165822017-01-30 17:44:00 +0100150 NODE_EXTERN,
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800151 NODE_APLL,
152 NODE_VPLL,
153 NODE_DPLL,
154 NODE_RPLL,
155 NODE_IOPLL,
156 NODE_DDR,
Mirela Simonovic0ff06ce2016-06-07 18:15:40 +0200157 NODE_IPI_APU,
Mirela Simonovic9b984be2016-06-17 16:17:23 +0200158 NODE_IPI_RPU_0,
Filip Drazic35e99e22016-07-26 12:07:05 +0200159 NODE_GPU,
160 NODE_PCIE,
161 NODE_PCAP,
162 NODE_RTC,
Rajan Vaja670bec02018-01-18 22:54:07 -0800163 NODE_LPD,
164 NODE_VCU,
165 NODE_IPI_RPU_1,
166 NODE_IPI_PL_0,
167 NODE_IPI_PL_1,
168 NODE_IPI_PL_2,
169 NODE_IPI_PL_3,
170 NODE_PL,
Rajan Vaja0ac2be12018-01-17 02:39:21 -0800171 NODE_GEM_TSU,
172 NODE_SWDT_0,
173 NODE_SWDT_1,
174 NODE_CSU,
175 NODE_PJTAG,
176 NODE_TRACE,
177 NODE_TESTSCAN,
178 NODE_PMU,
179 NODE_MAX,
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800180};
181
182enum pm_request_ack {
183 REQ_ACK_NO = 1,
184 REQ_ACK_BLOCKING,
185 REQ_ACK_NON_BLOCKING,
186};
187
188enum pm_abort_reason {
189 ABORT_REASON_WKUP_EVENT = 100,
190 ABORT_REASON_PU_BUSY,
191 ABORT_REASON_NO_PWRDN,
192 ABORT_REASON_UNKNOWN,
193};
194
195enum pm_suspend_reason {
196 SUSPEND_REASON_PU_REQ = 201,
197 SUSPEND_REASON_ALERT,
198 SUSPEND_REASON_SYS_SHUTDOWN,
199};
200
201enum pm_ram_state {
202 PM_RAM_STATE_OFF = 1,
203 PM_RAM_STATE_RETENTION,
204 PM_RAM_STATE_ON,
205};
206
207enum pm_opchar_type {
208 PM_OPCHAR_TYPE_POWER = 1,
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800209 PM_OPCHAR_TYPE_TEMP,
Anes Hadziahmetagic92aee012016-05-12 16:17:30 +0200210 PM_OPCHAR_TYPE_LATENCY,
Soren Brinkmann76fcae32016-03-06 20:16:27 -0800211};
212
213/**
214 * @PM_RET_SUCCESS: success
215 * @PM_RET_ERROR_ARGS: illegal arguments provided
216 * @PM_RET_ERROR_ACCESS: access rights violation
217 * @PM_RET_ERROR_TIMEOUT: timeout in communication with PMU
218 * @PM_RET_ERROR_NOTSUPPORTED: feature not supported
219 * @PM_RET_ERROR_PROC: node is not a processor node
220 * @PM_RET_ERROR_API_ID: illegal API ID
221 * @PM_RET_ERROR_OTHER: other error
222 */
223enum pm_ret_status {
224 PM_RET_SUCCESS,
225 PM_RET_ERROR_ARGS,
226 PM_RET_ERROR_ACCESS,
227 PM_RET_ERROR_TIMEOUT,
228 PM_RET_ERROR_NOTSUPPORTED,
229 PM_RET_ERROR_PROC,
230 PM_RET_ERROR_API_ID,
231 PM_RET_ERROR_FAILURE,
232 PM_RET_ERROR_COMMUNIC,
233 PM_RET_ERROR_DOUBLEREQ,
234 PM_RET_ERROR_OTHER,
235};
236
237/**
238 * @PM_INITIAL_BOOT: boot is a fresh system startup
239 * @PM_RESUME: boot is a resume
240 * @PM_BOOT_ERROR: error, boot cause cannot be identified
241 */
242enum pm_boot_status {
243 PM_INITIAL_BOOT,
244 PM_RESUME,
245 PM_BOOT_ERROR,
246};
247
Siva Durga Prasad Paladugu1f80d3f2018-04-30 15:56:10 +0530248/**
249 * @PMF_SHUTDOWN_TYPE_SHUTDOWN: shutdown
250 * @PMF_SHUTDOWN_TYPE_RESET: reset/reboot
251 * @PMF_SHUTDOWN_TYPE_SETSCOPE_ONLY: set the shutdown/reboot scope
252 */
Soren Brinkmann58fbb9b2016-09-02 09:50:54 -0700253enum pm_shutdown_type {
254 PMF_SHUTDOWN_TYPE_SHUTDOWN,
255 PMF_SHUTDOWN_TYPE_RESET,
Siva Durga Prasad Paladugu1f80d3f2018-04-30 15:56:10 +0530256 PMF_SHUTDOWN_TYPE_SETSCOPE_ONLY,
Soren Brinkmann58fbb9b2016-09-02 09:50:54 -0700257};
258
Siva Durga Prasad Paladugu1f80d3f2018-04-30 15:56:10 +0530259/**
260 * @PMF_SHUTDOWN_SUBTYPE_SUBSYSTEM: shutdown/reboot APU subsystem only
261 * @PMF_SHUTDOWN_SUBTYPE_PS_ONLY: shutdown/reboot entire PS (but not PL)
262 * @PMF_SHUTDOWN_SUBTYPE_SYSTEM: shutdown/reboot entire system
263 */
Soren Brinkmann58fbb9b2016-09-02 09:50:54 -0700264enum pm_shutdown_subtype {
265 PMF_SHUTDOWN_SUBTYPE_SUBSYSTEM,
266 PMF_SHUTDOWN_SUBTYPE_PS_ONLY,
267 PMF_SHUTDOWN_SUBTYPE_SYSTEM,
268};
269
Jolly Shaha7cc5ee2019-01-02 12:27:00 -0800270/**
271 * @PM_PLL_PARAM_DIV2: Enable for divide by 2 function inside the PLL
272 * @PM_PLL_PARAM_FBDIV: Feedback divisor integer portion for the PLL
273 * @PM_PLL_PARAM_DATA: Feedback divisor fractional portion for the PLL
274 * @PM_PLL_PARAM_PRE_SRC: Clock source for PLL input
275 * @PM_PLL_PARAM_POST_SRC: Clock source for PLL Bypass mode
276 * @PM_PLL_PARAM_LOCK_DLY: Lock circuit config settings for lock windowsize
277 * @PM_PLL_PARAM_LOCK_CNT: Lock circuit counter setting
278 * @PM_PLL_PARAM_LFHF: PLL loop filter high frequency capacitor control
279 * @PM_PLL_PARAM_CP: PLL charge pump control
280 * @PM_PLL_PARAM_RES: PLL loop filter resistor control
281 */
282enum pm_pll_param {
283 PM_PLL_PARAM_DIV2,
284 PM_PLL_PARAM_FBDIV,
285 PM_PLL_PARAM_DATA,
286 PM_PLL_PARAM_PRE_SRC,
287 PM_PLL_PARAM_POST_SRC,
288 PM_PLL_PARAM_LOCK_DLY,
289 PM_PLL_PARAM_LOCK_CNT,
290 PM_PLL_PARAM_LFHF,
291 PM_PLL_PARAM_CP,
292 PM_PLL_PARAM_RES,
293 PM_PLL_PARAM_MAX,
294};
295
296
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000297#endif /* PM_DEFS_H */