blob: d5125df711fbf38bcdf98610136a11e22ce27a6a [file] [log] [blame]
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +08001/*
2 * Copyright (c) 2020-2022, Intel Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#ifndef SOCFPGA_FCS_H
8#define SOCFPGA_FCS_H
9
10/* FCS Definitions */
11
12#define FCS_RANDOM_WORD_SIZE 8U
13#define FCS_PROV_DATA_WORD_SIZE 44U
Sieu Mun Tanga34b8812022-03-17 03:11:55 +080014#define FCS_SHA384_WORD_SIZE 12U
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080015
16#define FCS_RANDOM_BYTE_SIZE (FCS_RANDOM_WORD_SIZE * 4U)
17#define FCS_PROV_DATA_BYTE_SIZE (FCS_PROV_DATA_WORD_SIZE * 4U)
Sieu Mun Tanga34b8812022-03-17 03:11:55 +080018#define FCS_SHA384_BYTE_SIZE (FCS_SHA384_WORD_SIZE * 4U)
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080019
Sieu Mun Tang128d2a72022-05-11 09:49:25 +080020#define FCS_MODE_DECRYPT 0x0
21#define FCS_MODE_ENCRYPT 0x1
22#define FCS_ENCRYPTION_DATA_0 0x10100
23#define FCS_DECRYPTION_DATA_0 0x10102
24#define FCS_OWNER_ID_OFFSET 0xC
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080025
Sieu Mun Tang2a820b92022-05-11 09:59:55 +080026#define PSGSIGMA_TEARDOWN_MAGIC 0xB852E2A4
27#define PSGSIGMA_SESSION_ID_ONE 0x1
28#define PSGSIGMA_UNKNOWN_SESSION 0xFFFFFFFF
29
30#define RESERVED_AS_ZERO 0x0
31
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080032/* FCS Payload Structure */
33
Sieu Mun Tang128d2a72022-05-11 09:49:25 +080034typedef struct fcs_encrypt_payload_t {
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080035 uint32_t first_word;
36 uint32_t src_addr;
37 uint32_t src_size;
38 uint32_t dst_addr;
39 uint32_t dst_size;
Sieu Mun Tang128d2a72022-05-11 09:49:25 +080040} fcs_encrypt_payload;
41
42typedef struct fcs_decrypt_payload_t {
43 uint32_t first_word;
44 uint32_t owner_id[2];
45 uint32_t src_addr;
46 uint32_t src_size;
47 uint32_t dst_addr;
48 uint32_t dst_size;
49} fcs_decrypt_payload;
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080050
Sieu Mun Tang2a820b92022-05-11 09:59:55 +080051typedef struct psgsigma_teardown_msg_t {
52 uint32_t reserved_word;
53 uint32_t magic_word;
54 uint32_t session_id;
55} psgsigma_teardown_msg;
56
57
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080058/* Functions Definitions */
59
60uint32_t intel_fcs_random_number_gen(uint64_t addr, uint64_t *ret_size,
61 uint32_t *mbox_error);
62uint32_t intel_fcs_send_cert(uint64_t addr, uint64_t size,
63 uint32_t *send_id);
64uint32_t intel_fcs_get_provision_data(uint32_t *send_id);
Sieu Mun Tang128d2a72022-05-11 09:49:25 +080065uint32_t intel_fcs_encryption(uint32_t src_addr, uint32_t src_size,
66 uint32_t dst_addr, uint32_t dst_size,
67 uint32_t *send_id);
68
69uint32_t intel_fcs_decryption(uint32_t src_addr, uint32_t src_size,
70 uint32_t dst_addr, uint32_t dst_size,
71 uint32_t *send_id);
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080072
Sieu Mun Tang2a820b92022-05-11 09:59:55 +080073int intel_fcs_sigma_teardown(uint32_t session_id, uint32_t *mbox_error);
74int intel_fcs_chip_id(uint32_t *id_low, uint32_t *id_high, uint32_t *mbox_error);
75int intel_fcs_attestation_subkey(uint64_t src_addr, uint32_t src_size,
76 uint64_t dst_addr, uint32_t *dst_size,
77 uint32_t *mbox_error);
78int intel_fcs_get_measurement(uint64_t src_addr, uint32_t src_size,
79 uint64_t dst_addr, uint32_t *dst_size,
80 uint32_t *mbox_error);
Sieu Mun Tanga34b8812022-03-17 03:11:55 +080081uint32_t intel_fcs_get_rom_patch_sha384(uint64_t addr, uint64_t *ret_size,
82 uint32_t *mbox_error);
83
Sieu Mun Tang9f22cbf2022-03-02 11:04:09 +080084#endif /* SOCFPGA_FCS_H */