blob: c768b50e240f922994cefdff5e3e65fabe23fb29 [file] [log] [blame]
Nishanth Menon0192f892016-10-14 01:13:34 +00001/*
2 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Nishanth Menon0192f892016-10-14 01:13:34 +00009
10#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <plat/common/common_def.h>
12
Nishanth Menon0192f892016-10-14 01:13:34 +000013#include <board_def.h>
Nishanth Menon0192f892016-10-14 01:13:34 +000014
15/*******************************************************************************
16 * Generic platform constants
17 ******************************************************************************/
18
19/* Size of cacheable stack */
20#if IMAGE_BL31
21#define PLATFORM_STACK_SIZE 0x800
22#else
23#define PLATFORM_STACK_SIZE 0x1000
24#endif
25
Benjamin Fairf807a342016-10-18 14:32:06 -050026#define PLATFORM_SYSTEM_COUNT 1
27#define PLATFORM_CORE_COUNT (K3_CLUSTER0_CORE_COUNT + \
28 K3_CLUSTER1_CORE_COUNT + \
29 K3_CLUSTER2_CORE_COUNT + \
30 K3_CLUSTER3_CORE_COUNT)
31
32#define PLATFORM_CLUSTER_COUNT ((K3_CLUSTER0_MSMC_PORT != UNUSED) + \
33 (K3_CLUSTER1_MSMC_PORT != UNUSED) + \
34 (K3_CLUSTER2_MSMC_PORT != UNUSED) + \
35 (K3_CLUSTER3_MSMC_PORT != UNUSED))
36
37#define UNUSED -1
38
39#if !defined(K3_CLUSTER1_CORE_COUNT) || !defined(K3_CLUSTER1_MSMC_PORT)
40#define K3_CLUSTER1_CORE_COUNT 0
41#define K3_CLUSTER1_MSMC_PORT UNUSED
42#endif
43
44#if !defined(K3_CLUSTER2_CORE_COUNT) || !defined(K3_CLUSTER2_MSMC_PORT)
45#define K3_CLUSTER2_CORE_COUNT 0
46#define K3_CLUSTER2_MSMC_PORT UNUSED
47#endif
48
49#if !defined(K3_CLUSTER3_CORE_COUNT) || !defined(K3_CLUSTER3_MSMC_PORT)
50#define K3_CLUSTER3_CORE_COUNT 0
51#define K3_CLUSTER3_MSMC_PORT UNUSED
52#endif
53
54#if K3_CLUSTER0_MSMC_PORT == UNUSED
55#error "ARM cluster 0 must be used"
56#endif
57
58#if ((K3_CLUSTER1_MSMC_PORT == UNUSED) && (K3_CLUSTER1_CORE_COUNT != 0)) || \
59 ((K3_CLUSTER2_MSMC_PORT == UNUSED) && (K3_CLUSTER2_CORE_COUNT != 0)) || \
60 ((K3_CLUSTER3_MSMC_PORT == UNUSED) && (K3_CLUSTER3_CORE_COUNT != 0))
61#error "Unused ports must have 0 ARM cores"
62#endif
63
64#define PLATFORM_CLUSTER_OFFSET K3_CLUSTER0_MSMC_PORT
65
Andrew F. Davis34d8b682018-06-25 12:10:53 -050066#define PLAT_NUM_PWR_DOMAINS (PLATFORM_SYSTEM_COUNT + \
67 PLATFORM_CLUSTER_COUNT + \
Nishanth Menon0192f892016-10-14 01:13:34 +000068 PLATFORM_CORE_COUNT)
Andrew F. Davis34d8b682018-06-25 12:10:53 -050069#define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2
Nishanth Menon0192f892016-10-14 01:13:34 +000070
71/*******************************************************************************
72 * Memory layout constants
73 ******************************************************************************/
74
75/*
76 * ARM-TF lives in SRAM, partition it here
Andrew F. Davis9b9ac452019-01-22 14:00:16 -060077 *
Nishanth Menon0192f892016-10-14 01:13:34 +000078 * BL3-1 specific defines.
79 *
Andrew F. Davis9b9ac452019-01-22 14:00:16 -060080 * Put BL3-1 at the base of the Trusted SRAM.
Nishanth Menon0192f892016-10-14 01:13:34 +000081 */
82#define BL31_BASE SEC_SRAM_BASE
Andrew F. Davis9b9ac452019-01-22 14:00:16 -060083#define BL31_SIZE SEC_SRAM_SIZE
Nishanth Menon0192f892016-10-14 01:13:34 +000084#define BL31_LIMIT (BL31_BASE + BL31_SIZE)
85#define BL31_PROGBITS_LIMIT BL31_LIMIT
86
87/*
Nishanth Menon3ed1b282016-10-14 01:13:45 +000088 * Defines the maximum number of translation tables that are allocated by the
89 * translation table library code. To minimize the amount of runtime memory
90 * used, choose the smallest value needed to map the required virtual addresses
91 * for each BL stage.
92 */
93#define MAX_XLAT_TABLES 8
94
95/*
96 * Defines the maximum number of regions that are allocated by the translation
97 * table library code. A region consists of physical base address, virtual base
98 * address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
99 * defined in the `mmap_region_t` structure. The platform defines the regions
100 * that should be mapped. Then, the translation table library will create the
101 * corresponding tables and descriptors at runtime. To minimize the amount of
102 * runtime memory used, choose the smallest value needed to register the
103 * required regions for each BL stage.
104 */
Andrew F. Davis537d3ff2018-05-04 19:06:08 +0000105#define MAX_MMAP_REGIONS 11
Nishanth Menon3ed1b282016-10-14 01:13:45 +0000106
107/*
108 * Defines the total size of the address space in bytes. For example, for a 32
109 * bit address space, this value should be `(1ull << 32)`.
110 */
111#define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32)
112#define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32)
113
114/*
Nishanth Menon0192f892016-10-14 01:13:34 +0000115 * Some data must be aligned on the biggest cache line size in the platform.
116 * This is known only to the platform as it might have a combination of
117 * integrated and external caches.
118 */
119#define CACHE_WRITEBACK_SHIFT 6
120#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
121
Nishanth Menonce976042016-10-14 01:13:44 +0000122/* Platform default console definitions */
Andrew F. Davis42c277b2019-01-22 13:36:48 -0600123#ifndef K3_USART_BASE
124#define K3_USART_BASE 0x02800000
Nishanth Menonce976042016-10-14 01:13:44 +0000125#endif
126
127/* USART has a default size for address space */
128#define K3_USART_SIZE 0x1000
129
130#ifndef K3_USART_CLK_SPEED
131#define K3_USART_CLK_SPEED 48000000
132#endif
133
Nishanth Menonce976042016-10-14 01:13:44 +0000134/* Crash console defaults */
Andrew F. Davis42c277b2019-01-22 13:36:48 -0600135#define CRASH_CONSOLE_BASE K3_USART_BASE
Nishanth Menonce976042016-10-14 01:13:44 +0000136#define CRASH_CONSOLE_CLK K3_USART_CLK_SPEED
137#define CRASH_CONSOLE_BAUD_RATE K3_USART_BAUD
138
Nishanth Menon1f0b51b2016-10-14 01:13:48 +0000139/* Timer frequency */
140#ifndef SYS_COUNTER_FREQ_IN_TICKS
141#define SYS_COUNTER_FREQ_IN_TICKS 200000000
142#endif
143
Nishanth Menonf97ad372016-10-14 01:13:49 +0000144/* Interrupt numbers */
145#define ARM_IRQ_SEC_PHY_TIMER 29
146
147#define ARM_IRQ_SEC_SGI_0 8
148#define ARM_IRQ_SEC_SGI_1 9
149#define ARM_IRQ_SEC_SGI_2 10
150#define ARM_IRQ_SEC_SGI_3 11
151#define ARM_IRQ_SEC_SGI_4 12
152#define ARM_IRQ_SEC_SGI_5 13
153#define ARM_IRQ_SEC_SGI_6 14
154#define ARM_IRQ_SEC_SGI_7 15
155
156/*
157 * Define properties of Group 1 Secure and Group 0 interrupts as per GICv3
158 * terminology. On a GICv2 system or mode, the lists will be merged and treated
159 * as Group 0 interrupts.
160 */
161#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
162 INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
163 GIC_INTR_CFG_LEVEL), \
164 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
165 GIC_INTR_CFG_EDGE), \
166 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
167 GIC_INTR_CFG_EDGE), \
168 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
169 GIC_INTR_CFG_EDGE), \
170 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
171 GIC_INTR_CFG_EDGE), \
172 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
173 GIC_INTR_CFG_EDGE), \
174 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
175 GIC_INTR_CFG_EDGE)
176
177#define PLAT_ARM_G0_IRQ_PROPS(grp) \
178 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
179 GIC_INTR_CFG_EDGE), \
180 INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
181 GIC_INTR_CFG_EDGE)
182
Andrew F. Davis75ad53f2019-01-22 12:39:31 -0600183#define K3_GIC_BASE 0x01800000
184#define K3_GIC_SIZE 0x200000
Nishanth Menonf97ad372016-10-14 01:13:49 +0000185
Andrew F. Davis537d3ff2018-05-04 19:06:08 +0000186#define SEC_PROXY_DATA_BASE 0x32C00000
187#define SEC_PROXY_DATA_SIZE 0x80000
188#define SEC_PROXY_SCFG_BASE 0x32800000
189#define SEC_PROXY_SCFG_SIZE 0x80000
190#define SEC_PROXY_RT_BASE 0x32400000
191#define SEC_PROXY_RT_SIZE 0x80000
192
193#define SEC_PROXY_TIMEOUT_US 1000000
194#define SEC_PROXY_MAX_MESSAGE_SIZE 56
195
Andrew F. Davisa513b2a2018-05-04 19:06:09 +0000196#define TI_SCI_HOST_ID 10
197#define TI_SCI_MAX_MESSAGE_SIZE 52
198
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000199#endif /* PLATFORM_DEF_H */