blob: f4d3b4a596a4897e6d6281d9a7bf01f41008596b [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Pranav Madhue3173282022-07-27 12:49:24 +05302 * Copyright (c) 2015-2022, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Soby Mathewfeac8fc2015-09-29 15:47:16 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Dan Handley9df48042015-03-19 18:58:55 +00009#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <arch_helpers.h>
Pranav Madhue3173282022-07-27 12:49:24 +053012#include <bl31/interrupt_mgmt.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/debug.h>
Antonio Nino Diaz326f56b2019-01-23 18:55:03 +000014#include <drivers/arm/css/css_scp.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/cassert.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000016#include <plat/arm/common/plat_arm.h>
17#include <plat/arm/css/common/css_pm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018
Pranav Madhue3173282022-07-27 12:49:24 +053019#include <plat/common/platform.h>
20
Soby Mathewfeac8fc2015-09-29 15:47:16 +010021/* Allow CSS platforms to override `plat_arm_psci_pm_ops` */
22#pragma weak plat_arm_psci_pm_ops
Soby Mathewfec4eb72015-07-01 16:16:20 +010023
Soby Mathew7799cf72015-04-16 14:49:09 +010024#if ARM_RECOM_STATE_ID_ENC
25/*
26 * The table storing the valid idle power states. Ensure that the
27 * array entries are populated in ascending order of state-id to
28 * enable us to use binary search during power state validation.
29 * The table must be terminated by a NULL entry.
30 */
31const unsigned int arm_pm_idle_states[] = {
Soby Mathewa869de12015-05-08 10:18:59 +010032 /* State-id - 0x001 */
33 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
34 ARM_LOCAL_STATE_RET, ARM_PWR_LVL0, PSTATE_TYPE_STANDBY),
35 /* State-id - 0x002 */
36 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_RUN,
37 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL0, PSTATE_TYPE_POWERDOWN),
38 /* State-id - 0x022 */
39 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_RUN, ARM_LOCAL_STATE_OFF,
40 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL1, PSTATE_TYPE_POWERDOWN),
41#if PLAT_MAX_PWR_LVL > ARM_PWR_LVL1
42 /* State-id - 0x222 */
43 arm_make_pwrstate_lvl2(ARM_LOCAL_STATE_OFF, ARM_LOCAL_STATE_OFF,
44 ARM_LOCAL_STATE_OFF, ARM_PWR_LVL2, PSTATE_TYPE_POWERDOWN),
45#endif
Soby Mathew7799cf72015-04-16 14:49:09 +010046 0,
47};
Soby Mathewa869de12015-05-08 10:18:59 +010048#endif /* __ARM_RECOM_STATE_ID_ENC__ */
Soby Mathew7799cf72015-04-16 14:49:09 +010049
Soby Mathew61e8d0b2015-10-12 17:32:29 +010050/*
51 * All the power management helpers in this file assume at least cluster power
52 * level is supported.
53 */
54CASSERT(PLAT_MAX_PWR_LVL >= ARM_PWR_LVL1,
55 assert_max_pwr_lvl_supported_mismatch);
56
Soby Mathew7a3b5eb2016-12-09 15:23:08 +000057/*
58 * Ensure that the PLAT_MAX_PWR_LVL is not greater than CSS_SYSTEM_PWR_DMN_LVL
59 * assumed by the CSS layer.
60 */
61CASSERT(PLAT_MAX_PWR_LVL <= CSS_SYSTEM_PWR_DMN_LVL,
62 assert_max_pwr_lvl_higher_than_css_sys_lvl);
63
Dan Handley9df48042015-03-19 18:58:55 +000064/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +010065 * Handler called when a power domain is about to be turned on. The
Dan Handley9df48042015-03-19 18:58:55 +000066 * level and mpidr determine the affinity instance.
67 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +010068int css_pwr_domain_on(u_register_t mpidr)
Dan Handley9df48042015-03-19 18:58:55 +000069{
Soby Mathew200fffd2016-10-21 11:34:59 +010070 css_scp_on(mpidr);
Dan Handley9df48042015-03-19 18:58:55 +000071
72 return PSCI_E_SUCCESS;
73}
74
Soby Mathew12012dd2015-10-26 14:01:53 +000075static void css_pwr_domain_on_finisher_common(
76 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +000077{
Soby Mathew12012dd2015-10-26 14:01:53 +000078 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathew61e8d0b2015-10-12 17:32:29 +010079
Dan Handley9df48042015-03-19 18:58:55 +000080 /*
81 * Perform the common cluster specific operations i.e enable coherency
82 * if this cluster was off.
83 */
Soby Mathew12012dd2015-10-26 14:01:53 +000084 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF)
Vikram Kanigirifbb13012016-02-15 11:54:14 +000085 plat_arm_interconnect_enter_coherency();
Soby Mathew12012dd2015-10-26 14:01:53 +000086}
Dan Handley9df48042015-03-19 18:58:55 +000087
Soby Mathew12012dd2015-10-26 14:01:53 +000088/*******************************************************************************
89 * Handler called when a power level has just been powered on after
90 * being turned off earlier. The target_state encodes the low power state that
91 * each level has woken up from. This handler would never be invoked with
92 * the system power domain uninitialized as either the primary would have taken
93 * care of it as part of cold boot or the first core awakened from system
94 * suspend would have already initialized it.
95 ******************************************************************************/
96void css_pwr_domain_on_finish(const psci_power_state_t *target_state)
97{
98 /* Assert that the system power domain need not be initialized */
Nariman Poushincd956262018-05-01 09:28:40 +010099 assert(css_system_pwr_state(target_state) == ARM_LOCAL_STATE_RUN);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100100
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500101 css_pwr_domain_on_finisher_common(target_state);
102}
103
104/*******************************************************************************
105 * Handler called when a power domain has just been powered on and the cpu
106 * and its cluster are fully participating in coherent transaction on the
107 * interconnect. Data cache must be enabled for CPU at this point.
108 ******************************************************************************/
109void css_pwr_domain_on_finish_late(const psci_power_state_t *target_state)
110{
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000111 /* Program the gic per-cpu distributor or re-distributor interface */
112 plat_arm_gic_pcpu_init();
113
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500114 /* Enable the gic cpu interface */
115 plat_arm_gic_cpuif_enable();
Pranav Madhue3173282022-07-27 12:49:24 +0530116
117 /* Setup the CPU power down request interrupt for secondary core(s) */
118 css_setup_cpu_pwr_down_intr();
Dan Handley9df48042015-03-19 18:58:55 +0000119}
120
121/*******************************************************************************
122 * Common function called while turning a cpu off or suspending it. It is called
123 * from css_off() or css_suspend() when these functions in turn are called for
Soby Mathewfec4eb72015-07-01 16:16:20 +0100124 * power domain at the highest power level which will be powered down. It
125 * performs the actions common to the OFF and SUSPEND calls.
Dan Handley9df48042015-03-19 18:58:55 +0000126 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100127static void css_power_down_common(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000128{
Dan Handley9df48042015-03-19 18:58:55 +0000129 /* Prevent interrupts from spuriously waking up this cpu */
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000130 plat_arm_gic_cpuif_disable();
Dan Handley9df48042015-03-19 18:58:55 +0000131
Jagadeesh Ujja56834e22021-01-05 22:01:24 +0530132 /* Turn redistributor off */
133 plat_arm_gic_redistif_off();
134
Dan Handley9df48042015-03-19 18:58:55 +0000135 /* Cluster is to be turned off, so disable coherency */
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500136 if (CSS_CLUSTER_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF) {
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000137 plat_arm_interconnect_exit_coherency();
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500138
139#if HW_ASSISTED_COHERENCY
140 uint32_t reg;
141
142 /*
143 * If we have determined this core to be the last man standing and we
144 * intend to power down the cluster proactively, we provide a hint to
145 * the power controller that cluster power is not required when all
146 * cores are powered down.
147 * Note that this is only an advisory to power controller and is supported
148 * by SoCs with DynamIQ Shared Units only.
149 */
150 reg = read_clusterpwrdn();
151
152 /* Clear and set bit 0 : Cluster power not required */
153 reg &= ~DSU_CLUSTER_PWR_MASK;
154 reg |= DSU_CLUSTER_PWR_OFF;
155 write_clusterpwrdn(reg);
156#endif
157 }
Dan Handley9df48042015-03-19 18:58:55 +0000158}
159
160/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100161 * Handler called when a power domain is about to be turned off. The
162 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000163 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100164void css_pwr_domain_off(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000165{
Soby Mathew12012dd2015-10-26 14:01:53 +0000166 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100167 css_power_down_common(target_state);
Soby Mathew200fffd2016-10-21 11:34:59 +0100168 css_scp_off(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000169}
170
171/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100172 * Handler called when a power domain is about to be suspended. The
173 * target_state encodes the power state that each level should transition to.
Dan Handley9df48042015-03-19 18:58:55 +0000174 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100175void css_pwr_domain_suspend(const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000176{
Soby Mathewfec4eb72015-07-01 16:16:20 +0100177 /*
Soby Mathew12012dd2015-10-26 14:01:53 +0000178 * CSS currently supports retention only at cpu level. Just return
Soby Mathewfec4eb72015-07-01 16:16:20 +0100179 * as nothing is to be done for retention.
180 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000181 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Dan Handley9df48042015-03-19 18:58:55 +0000182 return;
183
Soby Mathew9ca28062017-10-11 16:08:58 +0100184
Soby Mathew12012dd2015-10-26 14:01:53 +0000185 assert(CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_OFF);
Soby Mathewfec4eb72015-07-01 16:16:20 +0100186 css_power_down_common(target_state);
Soby Mathew9ca28062017-10-11 16:08:58 +0100187
188 /* Perform system domain state saving if issuing system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100189 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF) {
Soby Mathew9ca28062017-10-11 16:08:58 +0100190 arm_system_pwr_domain_save();
191
192 /* Power off the Redistributor after having saved its context */
193 plat_arm_gic_redistif_off();
194 }
195
Soby Mathew200fffd2016-10-21 11:34:59 +0100196 css_scp_suspend(target_state);
Dan Handley9df48042015-03-19 18:58:55 +0000197}
198
199/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100200 * Handler called when a power domain has just been powered on after
201 * having been suspended earlier. The target_state encodes the low power state
202 * that each level has woken up from.
Dan Handley9df48042015-03-19 18:58:55 +0000203 * TODO: At the moment we reuse the on finisher and reinitialize the secure
204 * context. Need to implement a separate suspend finisher.
205 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100206void css_pwr_domain_suspend_finish(
Soby Mathewfec4eb72015-07-01 16:16:20 +0100207 const psci_power_state_t *target_state)
Dan Handley9df48042015-03-19 18:58:55 +0000208{
Soby Mathew12012dd2015-10-26 14:01:53 +0000209 /* Return as nothing is to be done on waking up from retention. */
210 if (CSS_CORE_PWR_STATE(target_state) == ARM_LOCAL_STATE_RET)
Soby Mathewfec4eb72015-07-01 16:16:20 +0100211 return;
212
Soby Mathew12012dd2015-10-26 14:01:53 +0000213 /* Perform system domain restore if woken up from system suspend */
Nariman Poushincd956262018-05-01 09:28:40 +0100214 if (css_system_pwr_state(target_state) == ARM_LOCAL_STATE_OFF)
Soby Mathew9ca28062017-10-11 16:08:58 +0100215 /*
216 * At this point, the Distributor must be powered on to be ready
217 * to have its state restored. The Redistributor will be powered
218 * on as part of gicv3_rdistif_init_restore.
219 */
Soby Mathew12012dd2015-10-26 14:01:53 +0000220 arm_system_pwr_domain_resume();
Soby Mathew12012dd2015-10-26 14:01:53 +0000221
222 css_pwr_domain_on_finisher_common(target_state);
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500223
224 /* Enable the gic cpu interface */
225 plat_arm_gic_cpuif_enable();
Dan Handley9df48042015-03-19 18:58:55 +0000226}
227
228/*******************************************************************************
229 * Handlers to shutdown/reboot the system
230 ******************************************************************************/
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100231void __dead2 css_system_off(void)
Dan Handley9df48042015-03-19 18:58:55 +0000232{
Soby Mathew200fffd2016-10-21 11:34:59 +0100233 css_scp_sys_shutdown();
Dan Handley9df48042015-03-19 18:58:55 +0000234}
235
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100236void __dead2 css_system_reset(void)
Dan Handley9df48042015-03-19 18:58:55 +0000237{
Soby Mathew200fffd2016-10-21 11:34:59 +0100238 css_scp_sys_reboot();
Dan Handley9df48042015-03-19 18:58:55 +0000239}
240
241/*******************************************************************************
Soby Mathewfec4eb72015-07-01 16:16:20 +0100242 * Handler called when the CPU power domain is about to enter standby.
Dan Handley9df48042015-03-19 18:58:55 +0000243 ******************************************************************************/
Soby Mathewfec4eb72015-07-01 16:16:20 +0100244void css_cpu_standby(plat_local_state_t cpu_state)
Dan Handley9df48042015-03-19 18:58:55 +0000245{
246 unsigned int scr;
247
Soby Mathewfec4eb72015-07-01 16:16:20 +0100248 assert(cpu_state == ARM_LOCAL_STATE_RET);
249
Dan Handley9df48042015-03-19 18:58:55 +0000250 scr = read_scr_el3();
David Wangc1d9cfb2016-06-07 09:22:40 +0800251 /*
252 * Enable the Non secure interrupt to wake the CPU.
253 * In GICv3 affinity routing mode, the non secure group1 interrupts use
254 * the PhysicalFIQ at EL3 whereas in GICv2, it uses the PhysicalIRQ.
255 * Enabling both the bits works for both GICv2 mode and GICv3 affinity
256 * routing mode.
257 */
258 write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
Dan Handley9df48042015-03-19 18:58:55 +0000259 isb();
260 dsb();
261 wfi();
262
263 /*
264 * Restore SCR to the original value, synchronisation of scr_el3 is
265 * done by eret while el3_exit to save some execution cycles.
266 */
267 write_scr_el3(scr);
268}
269
270/*******************************************************************************
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100271 * Handler called to return the 'req_state' for system suspend.
272 ******************************************************************************/
273void css_get_sys_suspend_power_state(psci_power_state_t *req_state)
274{
275 unsigned int i;
276
277 /*
278 * System Suspend is supported only if the system power domain node
279 * is implemented.
280 */
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000281 assert(PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100282
283 for (i = ARM_PWR_LVL0; i <= PLAT_MAX_PWR_LVL; i++)
284 req_state->pwr_domain_state[i] = ARM_LOCAL_STATE_OFF;
285}
286
287/*******************************************************************************
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100288 * Handler to query CPU/cluster power states from SCP
289 ******************************************************************************/
290int css_node_hw_state(u_register_t mpidr, unsigned int power_level)
291{
Soby Mathew200fffd2016-10-21 11:34:59 +0100292 return css_scp_get_power_state(mpidr, power_level);
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100293}
294
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000295/*
296 * The system power domain suspend is only supported only via
297 * PSCI SYSTEM_SUSPEND API. PSCI CPU_SUSPEND request to system power domain
298 * will be downgraded to the lower level.
299 */
300static int css_validate_power_state(unsigned int power_state,
301 psci_power_state_t *req_state)
302{
303 int rc;
304 rc = arm_validate_power_state(power_state, req_state);
305
306 /*
Nariman Poushin16b41092018-05-01 13:07:47 +0100307 * Ensure that we don't overrun the pwr_domain_state array in the case
308 * where the platform supported max power level is less than the system
309 * power level
310 */
311
312#if (PLAT_MAX_PWR_LVL == CSS_SYSTEM_PWR_DMN_LVL)
313
314 /*
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000315 * Ensure that the system power domain level is never suspended
316 * via PSCI CPU SUSPEND API. Currently system suspend is only
317 * supported via PSCI SYSTEM SUSPEND API.
318 */
Nariman Poushin16b41092018-05-01 13:07:47 +0100319
320 req_state->pwr_domain_state[CSS_SYSTEM_PWR_DMN_LVL] =
321 ARM_LOCAL_STATE_RUN;
322#endif
323
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000324 return rc;
325}
326
327/*
328 * Custom `translate_power_state_by_mpidr` handler for CSS. Unlike in the
329 * `css_validate_power_state`, we do not downgrade the system power
330 * domain level request in `power_state` as it will be used to query the
331 * PSCI_STAT_COUNT/RESIDENCY at the system power domain level.
332 */
333static int css_translate_power_state_by_mpidr(u_register_t mpidr,
334 unsigned int power_state,
335 psci_power_state_t *output_state)
336{
337 return arm_validate_power_state(power_state, output_state);
338}
339
Pranav Madhue3173282022-07-27 12:49:24 +0530340/*
341 * Setup the SGI interrupt that will be used trigger the execution of power
342 * down sequence for all the secondary cores. This interrupt is setup to be
343 * handled in EL3 context at a priority defined by the platform.
344 */
345void css_setup_cpu_pwr_down_intr(void)
346{
347#if CSS_SYSTEM_GRACEFUL_RESET
348 plat_ic_set_interrupt_type(CSS_CPU_PWR_DOWN_REQ_INTR, INTR_TYPE_EL3);
349 plat_ic_set_interrupt_priority(CSS_CPU_PWR_DOWN_REQ_INTR,
350 PLAT_REBOOT_PRI);
351 plat_ic_enable_interrupt(CSS_CPU_PWR_DOWN_REQ_INTR);
352#endif
353}
354
Jeenu Viswambharan9cc4fc02016-08-04 09:43:15 +0100355/*******************************************************************************
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100356 * Export the platform handlers via plat_arm_psci_pm_ops. The ARM Standard
357 * platform will take care of registering the handlers with PSCI.
Dan Handley9df48042015-03-19 18:58:55 +0000358 ******************************************************************************/
Soby Mathew0b4c5a32016-10-21 17:51:22 +0100359plat_psci_ops_t plat_arm_psci_pm_ops = {
Soby Mathewfec4eb72015-07-01 16:16:20 +0100360 .pwr_domain_on = css_pwr_domain_on,
361 .pwr_domain_on_finish = css_pwr_domain_on_finish,
Madhukar Pappireddy2859b7d2019-06-10 16:54:36 -0500362 .pwr_domain_on_finish_late = css_pwr_domain_on_finish_late,
Soby Mathewfec4eb72015-07-01 16:16:20 +0100363 .pwr_domain_off = css_pwr_domain_off,
364 .cpu_standby = css_cpu_standby,
365 .pwr_domain_suspend = css_pwr_domain_suspend,
366 .pwr_domain_suspend_finish = css_pwr_domain_suspend_finish,
Dan Handley9df48042015-03-19 18:58:55 +0000367 .system_off = css_system_off,
368 .system_reset = css_system_reset,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000369 .validate_power_state = css_validate_power_state,
Jeenu Viswambharan59424d82017-09-19 09:27:18 +0100370 .validate_ns_entrypoint = arm_validate_psci_entrypoint,
Soby Mathew7a3b5eb2016-12-09 15:23:08 +0000371 .translate_power_state_by_mpidr = css_translate_power_state_by_mpidr,
372 .get_node_hw_state = css_node_hw_state,
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100373 .get_sys_suspend_power_state = css_get_sys_suspend_power_state,
Roberto Vargas550eb082018-01-05 16:00:05 +0000374
375#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100376 .mem_protect_chk = arm_psci_mem_protect_chk,
377 .read_mem_protect = arm_psci_read_mem_protect,
378 .write_mem_protect = arm_nor_psci_write_mem_protect,
379#endif
Roberto Vargas3caafd72017-08-16 08:57:45 +0100380#if CSS_USE_SCMI_SDS_DRIVER
381 .system_reset2 = css_system_reset2,
382#endif
Dan Handley9df48042015-03-19 18:58:55 +0000383};