blob: bbdb1fd815eae06bade32c2517b51e334729d7e1 [file] [log] [blame]
Marek Vasut3af20052019-02-25 14:57:08 +01001/*
2 * Copyright (c) 2019, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
8
9#include <common/debug.h>
10
11#include "../qos_common.h"
12#include "../qos_reg.h"
13#include "qos_init_m3_v30.h"
14
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090015#define RCAR_QOS_VERSION "rev.0.03"
Marek Vasut3af20052019-02-25 14:57:08 +010016
17#define QOSCTRL_EARLYR (QOS_BASE1 + 0x0060U)
18#define QOSCTRL_FSS (QOS_BASE1 + 0x0048U)
19
20#define QOSWT_TIME_BANK0 (20000000U) //unit:ns
21
22#define QOSWT_WTEN_ENABLE (0x1U)
23
24#define QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_30 (SL_INIT_SSLOTCLK_M3_30 - 0x5U)
25
26#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
27#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
28#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
29#define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
30
31#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
32#define WT_BASE_SUB_SLOT_NUM0 (12U)
33#define QOSWT_WTSET0_PERIOD0_M3_30 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_30)-1U)
34#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
35#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
36
37#define QOSWT_WTSET1_PERIOD1_M3_30 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_30)-1U)
38#define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
39#define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 -1U)
40
41#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
42
Marek Vasut3af20052019-02-25 14:57:08 +010043#if RCAR_REF_INT == RCAR_REF_DEFAULT
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090044#include "qos_init_m3_v30_mstat195.h"
Marek Vasut3af20052019-02-25 14:57:08 +010045#else
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090046#include "qos_init_m3_v30_mstat390.h"
Marek Vasut3af20052019-02-25 14:57:08 +010047#endif
48
49#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
50
Marek Vasut3af20052019-02-25 14:57:08 +010051#if RCAR_REF_INT == RCAR_REF_DEFAULT
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090052#include "qos_init_m3_v30_qoswt195.h"
Marek Vasut3af20052019-02-25 14:57:08 +010053#else
Yoshifumi Hosoyaca0aa642019-04-12 17:08:15 +090054#include "qos_init_m3_v30_qoswt390.h"
Marek Vasut3af20052019-02-25 14:57:08 +010055#endif
56
57#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
58#endif
59
60static void dbsc_setting(void)
61{
62 uint32_t md=0;
63
64 /* Register write enable */
65 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
66
67 /* BUFCAM settings */
68 io_write_32(DBSC_DBCAM0CNF1, 0x00043218); //dbcam0cnf1
69 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4); //dbcam0cnf2
70 io_write_32(DBSC_DBCAM0CNF3, 0x00000000); //dbcam0cnf3
71 io_write_32(DBSC_DBSCHCNT0, 0x000F0037); //dbschcnt0
72 io_write_32(DBSC_DBSCHSZ0, 0x00000001); //dbschsz0
73 io_write_32(DBSC_DBSCHRW0, 0x22421111); //dbschrw0
74
75 md = (*((volatile uint32_t*)RST_MODEMR) & 0x000A0000) >> 17;
76
77 switch (md) {
78 case 0x0:
79 /* DDR3200 */
80 io_write_32(DBSC_SCFCTST2, 0x012F1123);
81 break;
82 case 0x1: //MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4)
83 /* DDR2800 */
84 io_write_32(DBSC_SCFCTST2, 0x012F1123);
85 break;
86 case 0x4: //MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4)
87 /* DDR2400 */
88 io_write_32(DBSC_SCFCTST2, 0x012F1123);
89 break;
90 default: //MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4)
91 /* DDR1600 */
92 io_write_32(DBSC_SCFCTST2, 0x012F1123);
93 break;
94 }
95
96 /* QoS Settings */
97 io_write_32(DBSC_DBSCHQOS00, 0x00000F00);
98 io_write_32(DBSC_DBSCHQOS01, 0x00000B00);
99 io_write_32(DBSC_DBSCHQOS02, 0x00000000);
100 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
101 io_write_32(DBSC_DBSCHQOS40, 0x00000300);
102 io_write_32(DBSC_DBSCHQOS41, 0x000002F0);
103 io_write_32(DBSC_DBSCHQOS42, 0x00000200);
104 io_write_32(DBSC_DBSCHQOS43, 0x00000100);
105 io_write_32(DBSC_DBSCHQOS90, 0x00000100);
106 io_write_32(DBSC_DBSCHQOS91, 0x000000F0);
107 io_write_32(DBSC_DBSCHQOS92, 0x000000A0);
108 io_write_32(DBSC_DBSCHQOS93, 0x00000040);
109 io_write_32(DBSC_DBSCHQOS120, 0x00000040);
110 io_write_32(DBSC_DBSCHQOS121, 0x00000030);
111 io_write_32(DBSC_DBSCHQOS122, 0x00000020);
112 io_write_32(DBSC_DBSCHQOS123, 0x00000010);
113 io_write_32(DBSC_DBSCHQOS130, 0x00000100);
114 io_write_32(DBSC_DBSCHQOS131, 0x000000F0);
115 io_write_32(DBSC_DBSCHQOS132, 0x000000A0);
116 io_write_32(DBSC_DBSCHQOS133, 0x00000040);
117 io_write_32(DBSC_DBSCHQOS140, 0x000000C0);
118 io_write_32(DBSC_DBSCHQOS141, 0x000000B0);
119 io_write_32(DBSC_DBSCHQOS142, 0x00000080);
120 io_write_32(DBSC_DBSCHQOS143, 0x00000040);
121 io_write_32(DBSC_DBSCHQOS150, 0x00000040);
122 io_write_32(DBSC_DBSCHQOS151, 0x00000030);
123 io_write_32(DBSC_DBSCHQOS152, 0x00000020);
124 io_write_32(DBSC_DBSCHQOS153, 0x00000010);
125
126 /* Register write protect */
127 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
128}
129
130void qos_init_m3_v30(void)
131{
132 dbsc_setting();
133
134 /* DRAM Split Address mapping */
135#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
136 #if RCAR_LSI == RCAR_M3
137 #error "Don't set DRAM Split 4ch(M3)"
138 #else
139 ERROR("DRAM Split 4ch not supported.(M3)");
140 panic();
141 #endif
142#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \
143 (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO)
144 NOTICE("BL2: DRAM Split is 2ch\n");
145 io_write_32(AXI_ADSPLCR0, 0x00000000U);
146 io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT
147 | ADSPLCR0_SPLITSEL(0xFFU)
148 | ADSPLCR0_AREA(0x1DU)
149 | ADSPLCR0_SWP);
150 io_write_32(AXI_ADSPLCR2, 0x00001004U);
151 io_write_32(AXI_ADSPLCR3, 0x00000000U);
152#else
153 NOTICE("BL2: DRAM Split is OFF\n");
154#endif
155
156#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
157#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
158 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
159#endif
160
161#if RCAR_REF_INT == RCAR_REF_DEFAULT
162 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
163#else
164 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
165#endif
166
167#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
168 NOTICE("BL2: Periodic Write DQ Training\n");
169#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
170
171 io_write_32(QOSCTRL_RAS, 0x00000044U);
172 io_write_64(QOSCTRL_DANN, 0x0404020002020201UL);
173 io_write_32(QOSCTRL_DANT, 0x0020100AU);
174 io_write_32(QOSCTRL_FSS, 0x0000000AU);
175 io_write_32(QOSCTRL_INSFC, 0x06330001U);
176 io_write_32(QOSCTRL_EARLYR, 0x00000001U);
177 io_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */
178
179 /* GPU Boost Mode */
180 io_write_32(QOSCTRL_STATGEN0, 0x00000001U);
181
182 io_write_32(QOSCTRL_SL_INIT, SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | SL_INIT_SSLOTCLK_M3_30);
183 io_write_32(QOSCTRL_REF_ARS, ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_30 << 16)));
184
185 {
186 uint32_t i;
187
188 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
189 io_write_64(QOSBW_FIX_QOS_BANK0 + i*8,
190 mstat_fix[i]);
191 io_write_64(QOSBW_FIX_QOS_BANK1 + i*8,
192 mstat_fix[i]);
193 }
194 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
195 io_write_64(QOSBW_BE_QOS_BANK0 + i*8,
196 mstat_be[i]);
197 io_write_64(QOSBW_BE_QOS_BANK1 + i*8,
198 mstat_be[i]);
199 }
200#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
201 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
202 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i*8,
203 qoswt_fix[i]);
204 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i*8,
205 qoswt_fix[i]);
206 }
207 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
208 io_write_64(QOSWT_BE_WTQOS_BANK0 + i*8,
209 qoswt_be[i]);
210 io_write_64(QOSWT_BE_WTQOS_BANK1 + i*8,
211 qoswt_be[i]);
212 }
213#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
214 }
215
216 /* RT bus Leaf setting */
217 io_write_32(RT_ACT0, 0x00000000U);
218 io_write_32(RT_ACT1, 0x00000000U);
219
220 /* CCI bus Leaf setting */
221 io_write_32(CPU_ACT0, 0x00000003U);
222 io_write_32(CPU_ACT1, 0x00000003U);
223 io_write_32(CPU_ACT2, 0x00000003U);
224 io_write_32(CPU_ACT3, 0x00000003U);
225
226 io_write_32(QOSCTRL_RAEN, 0x00000001U);
227
228#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
229 /* re-write training setting */
230 io_write_32(QOSWT_WTREF, ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
231 io_write_32(QOSWT_WTSET0, ((QOSWT_WTSET0_PERIOD0_M3_30 << 16) | (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
232 io_write_32(QOSWT_WTSET1, ((QOSWT_WTSET1_PERIOD1_M3_30 << 16) | (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
233
234 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
235#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
236
237 io_write_32(QOSCTRL_STATQC, 0x00000001U);
238#else
239 NOTICE("BL2: QoS is None\n");
240
241 io_write_32(QOSCTRL_RAEN, 0x00000001U);
242#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
243}