blob: bfcb521a3525de1e1f7f84f5112932e08a5ccf9f [file] [log] [blame]
Nariman Poushin0ece80f2018-02-26 06:52:04 +00001/*
2 * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Chandni Cherukuric8ef0452018-10-04 16:32:03 +05307#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
Chandni Cherukuric8ef0452018-10-04 16:32:03 +05309#include <libfdt.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010
11#include <common/bl_common.h>
12#include <common/debug.h>
Antonio Nino Diaz1b0c6f12019-01-23 21:08:43 +000013#include <drivers/arm/css/css_mhu_doorbell.h>
Antonio Nino Diazc30db5b2019-01-23 20:37:32 +000014#include <drivers/arm/css/scmi.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000015#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016
Sughosh Ganu18f513d2018-05-16 17:22:35 +053017#include <sgi_ras.h>
Chandni Cherukuric8ef0452018-10-04 16:32:03 +053018#include <sgi_variant.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019
Chandni Cherukuric8ef0452018-10-04 16:32:03 +053020sgi_platform_info_t sgi_plat_info;
21
Chandni Cherukuri61f3a7c2018-10-11 14:08:08 +053022static scmi_channel_plat_info_t sgi575_scmi_plat_info = {
23 .scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
24 .db_reg_addr = PLAT_CSS_MHU_BASE + CSS_SCMI_MHU_DB_REG_OFF,
25 .db_preserve_mask = 0xfffffffe,
26 .db_modify_mask = 0x1,
27 .ring_doorbell = &mhu_ring_doorbell,
28};
29
Chandni Cherukuric8ef0452018-10-04 16:32:03 +053030static scmi_channel_plat_info_t sgi_clark_scmi_plat_info = {
31 .scmi_mbx_mem = CSS_SCMI_PAYLOAD_BASE,
32 .db_reg_addr = PLAT_CSS_MHU_BASE + SENDER_REG_SET(0),
33 .db_preserve_mask = 0xfffffffe,
34 .db_modify_mask = 0x1,
35 .ring_doorbell = &mhuv2_ring_doorbell,
36};
37
Chandni Cherukuri61f3a7c2018-10-11 14:08:08 +053038scmi_channel_plat_info_t *plat_css_get_scmi_info()
39{
Chandni Cherukuric8ef0452018-10-04 16:32:03 +053040 if (sgi_plat_info.platform_id == SGI_CLARK_SID_VER_PART_NUM)
41 return &sgi_clark_scmi_plat_info;
42 else if (sgi_plat_info.platform_id == SGI575_SSC_VER_PART_NUM)
43 return &sgi575_scmi_plat_info;
44 else
45 panic();
46};
47
Nariman Poushin0ece80f2018-02-26 06:52:04 +000048void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
49 u_register_t arg2, u_register_t arg3)
50{
Chandni Cherukuri3aa09f72018-11-28 11:31:51 +053051 sgi_plat_info.platform_id = plat_arm_sgi_get_platform_id();
52 sgi_plat_info.config_id = plat_arm_sgi_get_config_id();
Chandni Cherukuric8ef0452018-10-04 16:32:03 +053053
Nariman Poushin0ece80f2018-02-26 06:52:04 +000054 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
55}
Sughosh Ganu18f513d2018-05-16 17:22:35 +053056
57void bl31_platform_setup(void)
58{
59 arm_bl31_platform_setup();
60
61#if RAS_EXTENSION
62 sgi_ras_intr_handler_setup();
63#endif
64}
Chandni Cherukurie4bf6a02018-11-14 13:43:59 +053065
66const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops)
67{
Chandni Cherukuri2dfe1d02018-11-22 10:15:25 +053068 /* For SGI-Clark.Helios platform only CPU ON/OFF is supported */
69 if ((sgi_plat_info.platform_id == SGI_CLARK_SID_VER_PART_NUM) &&
70 (sgi_plat_info.config_id == SGI_CLARK_HELIOS_CONFIG_ID)) {
71 ops->cpu_standby = NULL;
72 ops->system_off = NULL;
73 ops->system_reset = NULL;
74 ops->get_sys_suspend_power_state = NULL;
75 ops->pwr_domain_suspend = NULL;
76 ops->pwr_domain_suspend_finish = NULL;
77 }
78
Chandni Cherukurie4bf6a02018-11-14 13:43:59 +053079 return css_scmi_override_pm_ops(ops);
80}