blob: 9c46d8d27865584cef9471ecf85732ec3e747a00 [file] [log] [blame]
Jacky Bai9bd2f842019-11-28 13:16:33 +08001/*
2 * Copyright 2020 NXP
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6#ifndef PLATFORM_DEF_H
7#define PLATFORM_DEF_H
8
9#include <lib/utils_def.h>
10#include <lib/xlat_tables/xlat_tables_v2.h>
11
12#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
13#define PLATFORM_LINKER_ARCH aarch64
14
15#define PLATFORM_STACK_SIZE 0xB00
16#define CACHE_WRITEBACK_GRANULE 64
17
18#define PLAT_PRIMARY_CPU U(0x0)
19#define PLATFORM_MAX_CPU_PER_CLUSTER U(4)
20#define PLATFORM_CLUSTER_COUNT U(1)
21#define PLATFORM_CLUSTER0_CORE_COUNT U(4)
22#define PLATFORM_CLUSTER1_CORE_COUNT U(0)
23#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT)
24
25#define IMX_PWR_LVL0 MPIDR_AFFLVL0
26#define IMX_PWR_LVL1 MPIDR_AFFLVL1
27#define IMX_PWR_LVL2 MPIDR_AFFLVL2
28
29#define PWR_DOMAIN_AT_MAX_LVL U(1)
30#define PLAT_MAX_PWR_LVL U(2)
31#define PLAT_MAX_OFF_STATE U(4)
32#define PLAT_MAX_RET_STATE U(2)
33
34#define PLAT_WAIT_RET_STATE U(1)
35#define PLAT_STOP_OFF_STATE U(3)
36
Peng Fan61adab72021-03-25 18:46:20 +080037#define PLAT_PRI_BITS U(3)
38#define PLAT_SDEI_CRITICAL_PRI 0x10
39#define PLAT_SDEI_NORMAL_PRI 0x20
40#define PLAT_SDEI_SGI_PRIVATE U(9)
41
Jacky Bai9bd2f842019-11-28 13:16:33 +080042#define BL31_BASE U(0x960000)
43#define BL31_LIMIT U(0x980000)
44
45/* non-secure uboot base */
46#define PLAT_NS_IMAGE_OFFSET U(0x40200000)
47
48/* GICv3 base address */
49#define PLAT_GICD_BASE U(0x38800000)
50#define PLAT_GICR_BASE U(0x38880000)
51
52#define PLAT_VIRT_ADDR_SPACE_SIZE (ULL(1) << 32)
53#define PLAT_PHY_ADDR_SPACE_SIZE (ULL(1) << 32)
54
55#define MAX_XLAT_TABLES 8
56#define MAX_MMAP_REGIONS 16
57
58#define HAB_RVT_BASE U(0x00000900) /* HAB_RVT for i.MX8MM */
59
60#define IMX_BOOT_UART_CLK_IN_HZ 24000000 /* Select 24MHz oscillator */
61#define PLAT_CRASH_UART_BASE IMX_BOOT_UART_BASE
62#define PLAT_CRASH_UART_CLK_IN_HZ 24000000
63#define IMX_CONSOLE_BAUDRATE 115200
64
65#define IMX_AIPSTZ1 U(0x301f0000)
66#define IMX_AIPSTZ2 U(0x305f0000)
67#define IMX_AIPSTZ3 U(0x309f0000)
68#define IMX_AIPSTZ4 U(0x32df0000)
69
70#define IMX_AIPS_BASE U(0x30000000)
71#define IMX_AIPS_SIZE U(0xC00000)
72#define IMX_GPV_BASE U(0x32000000)
73#define IMX_GPV_SIZE U(0x800000)
74#define IMX_AIPS1_BASE U(0x30200000)
75#define IMX_AIPS4_BASE U(0x32c00000)
76#define IMX_ANAMIX_BASE U(0x30360000)
77#define IMX_CCM_BASE U(0x30380000)
78#define IMX_SRC_BASE U(0x30390000)
79#define IMX_GPC_BASE U(0x303a0000)
80#define IMX_RDC_BASE U(0x303d0000)
81#define IMX_CSU_BASE U(0x303e0000)
82#define IMX_WDOG_BASE U(0x30280000)
83#define IMX_SNVS_BASE U(0x30370000)
84#define IMX_NOC_BASE U(0x32700000)
85#define IMX_TZASC_BASE U(0x32F80000)
86#define IMX_IOMUX_GPR_BASE U(0x30340000)
87#define IMX_CAAM_BASE U(0x30900000)
88#define IMX_DDRC_BASE U(0x3d400000)
89#define IMX_DDRPHY_BASE U(0x3c000000)
90#define IMX_DDR_IPS_BASE U(0x3d000000)
91#define IMX_DDR_IPS_SIZE U(0x1800000)
92#define IMX_ROM_BASE U(0x0)
93
94#define IMX_GIC_BASE PLAT_GICD_BASE
95#define IMX_GIC_SIZE U(0x200000)
96
97#define WDOG_WSR U(0x2)
98#define WDOG_WCR_WDZST BIT(0)
99#define WDOG_WCR_WDBG BIT(1)
100#define WDOG_WCR_WDE BIT(2)
101#define WDOG_WCR_WDT BIT(3)
102#define WDOG_WCR_SRS BIT(4)
103#define WDOG_WCR_WDA BIT(5)
104#define WDOG_WCR_SRE BIT(6)
105#define WDOG_WCR_WDW BIT(7)
106
107#define SRC_A53RCR0 U(0x4)
108#define SRC_A53RCR1 U(0x8)
109#define SRC_OTG1PHY_SCR U(0x20)
110#define SRC_GPR1_OFFSET U(0x74)
111
112#define SNVS_LPCR U(0x38)
113#define SNVS_LPCR_SRTC_ENV BIT(0)
114#define SNVS_LPCR_DP_EN BIT(5)
115#define SNVS_LPCR_TOP BIT(6)
116
117#define IOMUXC_GPR10 U(0x28)
118#define GPR_TZASC_EN BIT(0)
119#define GPR_TZASC_EN_LOCK BIT(16)
120
121#define ANAMIX_MISC_CTL U(0x124)
122#define DRAM_PLL_CTRL (IMX_ANAMIX_BASE + 0x50)
123
124#define MAX_CSU_NUM U(64)
125
126#define OCRAM_S_BASE U(0x00180000)
127#define OCRAM_S_SIZE U(0x8000)
128#define OCRAM_S_LIMIT (OCRAM_S_BASE + OCRAM_S_SIZE)
129#define SAVED_DRAM_TIMING_BASE OCRAM_S_BASE
130
131#define COUNTER_FREQUENCY 8000000 /* 8MHz */
132
133#define IMX_WDOG_B_RESET
134
135#define GIC_MAP MAP_REGION_FLAT(IMX_GIC_BASE, IMX_GIC_SIZE, MT_DEVICE | MT_RW)
136#define AIPS_MAP MAP_REGION_FLAT(IMX_AIPS_BASE, IMX_AIPS_SIZE, MT_DEVICE | MT_RW) /* AIPS map */
137#define OCRAM_S_MAP MAP_REGION_FLAT(OCRAM_S_BASE, OCRAM_S_SIZE, MT_DEVICE | MT_RW) /* OCRAM_S */
138#define DDRC_MAP MAP_REGION_FLAT(IMX_DDRPHY_BASE, IMX_DDR_IPS_SIZE, MT_DEVICE | MT_RW) /* DDRMIX */
139
140#endif /* platform_def.h */