Jorge Ramirez-Ortiz | 47503d2 | 2018-09-23 09:36:52 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2017-2018, Renesas Electronics Corporation. All rights reserved. |
| 3 | * |
| 4 | * SPDX-License-Identifier: BSD-3-Clause |
| 5 | */ |
| 6 | |
| 7 | #include <stdint.h> |
| 8 | #include <debug.h> |
| 9 | #include "../qos_common.h" |
| 10 | #include "../qos_reg.h" |
| 11 | #include "qos_init_m3_v11.h" |
| 12 | |
| 13 | #define RCAR_QOS_VERSION "rev.0.17" |
| 14 | |
| 15 | #define QOSWT_TIME_BANK0 (20000000U) /* unit:ns */ |
| 16 | |
| 17 | #define QOSWT_WTEN_ENABLE (0x1U) |
| 18 | |
| 19 | #define QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_11 (SL_INIT_SSLOTCLK_M3_11 - 0x5U) |
| 20 | |
| 21 | #define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U) |
| 22 | #define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U) |
| 23 | #define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT)) |
| 24 | #define QOSWT_WTREF_SLOT1_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT)) |
| 25 | |
| 26 | #define QOSWT_WTSET0_REQ_SSLOT0 (5U) |
| 27 | #define WT_BASE_SUB_SLOT_NUM0 (12U) |
| 28 | #define QOSWT_WTSET0_PERIOD0_M3_11 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_11)-1U) |
| 29 | #define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U) |
| 30 | #define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U) |
| 31 | |
| 32 | #define QOSWT_WTSET1_PERIOD1_M3_11 ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3_11)-1U) |
| 33 | #define QOSWT_WTSET1_SSLOT1 (QOSWT_WTSET0_REQ_SSLOT0 -1U) |
| 34 | #define QOSWT_WTSET1_SLOTSLOT1 (WT_BASE_SUB_SLOT_NUM0 -1U) |
| 35 | |
| 36 | #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT |
| 37 | |
| 38 | #if RCAR_REF_INT == RCAR_REF_DEFAULT |
| 39 | #include "qos_init_m3_v11_mstat195.h" |
| 40 | #else |
| 41 | #include "qos_init_m3_v11_mstat390.h" |
| 42 | #endif |
| 43 | |
| 44 | #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE |
| 45 | |
| 46 | #if RCAR_REF_INT == RCAR_REF_DEFAULT |
| 47 | #include "qos_init_m3_v11_qoswt195.h" |
| 48 | #else |
| 49 | #include "qos_init_m3_v11_qoswt390.h" |
| 50 | #endif |
| 51 | |
| 52 | #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ |
| 53 | #endif |
| 54 | |
| 55 | static void dbsc_setting(void) |
| 56 | { |
| 57 | uint32_t md = 0; |
| 58 | |
| 59 | /* BUFCAM settings */ |
| 60 | io_write_32(DBSC_DBCAM0CNF1, 0x00043218); /* dbcam0cnf1 */ |
| 61 | io_write_32(DBSC_DBCAM0CNF2, 0x000000F4); /* dbcam0cnf2 */ |
| 62 | io_write_32(DBSC_DBCAM0CNF3, 0x00000000); /* dbcam0cnf3 */ |
| 63 | io_write_32(DBSC_DBSCHCNT0, 0x000F0037); /* dbschcnt0 */ |
| 64 | io_write_32(DBSC_DBSCHSZ0, 0x00000001); /* dbschsz0 */ |
| 65 | io_write_32(DBSC_DBSCHRW0, 0x22421111); /* dbschrw0 */ |
| 66 | |
| 67 | md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17; |
| 68 | |
| 69 | switch (md) { |
| 70 | case 0x0: |
| 71 | /* DDR3200 */ |
| 72 | io_write_32(DBSC_SCFCTST2, 0x012F1123); |
| 73 | break; |
| 74 | case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */ |
| 75 | /* DDR2800 */ |
| 76 | io_write_32(DBSC_SCFCTST2, 0x012F1123); |
| 77 | break; |
| 78 | case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */ |
| 79 | /* DDR2400 */ |
| 80 | io_write_32(DBSC_SCFCTST2, 0x012F1123); |
| 81 | break; |
| 82 | default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */ |
| 83 | /* DDR1600 */ |
| 84 | io_write_32(DBSC_SCFCTST2, 0x012F1123); |
| 85 | break; |
| 86 | } |
| 87 | |
| 88 | /* QoS Settings */ |
| 89 | io_write_32(DBSC_DBSCHQOS00, 0x00000F00); |
| 90 | io_write_32(DBSC_DBSCHQOS01, 0x00000B00); |
| 91 | io_write_32(DBSC_DBSCHQOS02, 0x00000000); |
| 92 | io_write_32(DBSC_DBSCHQOS03, 0x00000000); |
| 93 | io_write_32(DBSC_DBSCHQOS40, 0x00000300); |
| 94 | io_write_32(DBSC_DBSCHQOS41, 0x000002F0); |
| 95 | io_write_32(DBSC_DBSCHQOS42, 0x00000200); |
| 96 | io_write_32(DBSC_DBSCHQOS43, 0x00000100); |
| 97 | io_write_32(DBSC_DBSCHQOS90, 0x00000100); |
| 98 | io_write_32(DBSC_DBSCHQOS91, 0x000000F0); |
| 99 | io_write_32(DBSC_DBSCHQOS92, 0x000000A0); |
| 100 | io_write_32(DBSC_DBSCHQOS93, 0x00000040); |
| 101 | io_write_32(DBSC_DBSCHQOS120, 0x00000040); |
| 102 | io_write_32(DBSC_DBSCHQOS121, 0x00000030); |
| 103 | io_write_32(DBSC_DBSCHQOS122, 0x00000020); |
| 104 | io_write_32(DBSC_DBSCHQOS123, 0x00000010); |
| 105 | io_write_32(DBSC_DBSCHQOS130, 0x00000100); |
| 106 | io_write_32(DBSC_DBSCHQOS131, 0x000000F0); |
| 107 | io_write_32(DBSC_DBSCHQOS132, 0x000000A0); |
| 108 | io_write_32(DBSC_DBSCHQOS133, 0x00000040); |
| 109 | io_write_32(DBSC_DBSCHQOS140, 0x000000C0); |
| 110 | io_write_32(DBSC_DBSCHQOS141, 0x000000B0); |
| 111 | io_write_32(DBSC_DBSCHQOS142, 0x00000080); |
| 112 | io_write_32(DBSC_DBSCHQOS143, 0x00000040); |
| 113 | io_write_32(DBSC_DBSCHQOS150, 0x00000040); |
| 114 | io_write_32(DBSC_DBSCHQOS151, 0x00000030); |
| 115 | io_write_32(DBSC_DBSCHQOS152, 0x00000020); |
| 116 | io_write_32(DBSC_DBSCHQOS153, 0x00000010); |
| 117 | } |
| 118 | |
| 119 | void qos_init_m3_v11(void) |
| 120 | { |
| 121 | dbsc_setting(); |
| 122 | |
| 123 | /* DRAM Split Address mapping */ |
| 124 | #if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH |
| 125 | #if RCAR_LSI == RCAR_M3 |
| 126 | #error "Don't set DRAM Split 4ch(M3)" |
| 127 | #else |
| 128 | ERROR("DRAM Split 4ch not supported.(M3)"); |
| 129 | panic(); |
| 130 | #endif |
| 131 | #elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH) || \ |
| 132 | (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_AUTO) |
| 133 | NOTICE("BL2: DRAM Split is 2ch\n"); |
| 134 | io_write_32(AXI_ADSPLCR0, 0x00000000U); |
| 135 | io_write_32(AXI_ADSPLCR1, ADSPLCR0_ADRMODE_DEFAULT |
| 136 | | ADSPLCR0_SPLITSEL(0xFFU) |
| 137 | | ADSPLCR0_AREA(0x1CU) |
| 138 | | ADSPLCR0_SWP); |
| 139 | io_write_32(AXI_ADSPLCR2, 0x00001004U); |
| 140 | io_write_32(AXI_ADSPLCR3, 0x00000000U); |
| 141 | #else |
| 142 | NOTICE("BL2: DRAM Split is OFF\n"); |
| 143 | #endif |
| 144 | |
| 145 | #if !(RCAR_QOS_TYPE == RCAR_QOS_NONE) |
| 146 | #if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT |
| 147 | NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION); |
| 148 | #endif |
| 149 | |
| 150 | #if RCAR_REF_INT == RCAR_REF_DEFAULT |
| 151 | NOTICE("BL2: DRAM refresh interval 1.95 usec\n"); |
| 152 | #else |
| 153 | NOTICE("BL2: DRAM refresh interval 3.9 usec\n"); |
| 154 | #endif |
| 155 | |
| 156 | #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE |
| 157 | NOTICE("BL2: Periodic Write DQ Training\n"); |
| 158 | #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ |
| 159 | |
| 160 | io_write_32(QOSCTRL_RAS, 0x00000044U); |
| 161 | io_write_64(QOSCTRL_DANN, 0x0404020002020201UL); |
| 162 | io_write_32(QOSCTRL_DANT, 0x0020100AU); |
| 163 | io_write_32(QOSCTRL_INSFC, 0x06330001U); |
| 164 | io_write_32(QOSCTRL_RACNT0, 0x02010003U); /* GPU Boost Mode ON */ |
| 165 | |
| 166 | io_write_32(QOSCTRL_SL_INIT, |
| 167 | SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT | |
| 168 | SL_INIT_SSLOTCLK_M3_11); |
| 169 | #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE |
| 170 | io_write_32(QOSCTRL_REF_ARS, |
| 171 | ((QOSCTRL_REF_ARS_ARBSTOPCYCLE_M3_11 << 16))); |
| 172 | #else |
| 173 | io_write_32(QOSCTRL_REF_ARS, 0x00330000U); |
| 174 | #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ |
| 175 | |
| 176 | { |
| 177 | uint32_t i; |
| 178 | |
| 179 | for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) { |
| 180 | io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]); |
| 181 | io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]); |
| 182 | } |
| 183 | for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) { |
| 184 | io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]); |
| 185 | io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]); |
| 186 | } |
| 187 | #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE |
| 188 | for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) { |
| 189 | io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8, |
| 190 | qoswt_fix[i]); |
| 191 | io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8, |
| 192 | qoswt_fix[i]); |
| 193 | } |
| 194 | for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) { |
| 195 | io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]); |
| 196 | io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]); |
| 197 | } |
| 198 | #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ |
| 199 | } |
| 200 | |
| 201 | /* 3DG bus Leaf setting */ |
| 202 | io_write_32(GPU_ACT_GRD, 0x00001234U); |
| 203 | io_write_32(GPU_ACT0, 0x00000000U); |
| 204 | io_write_32(GPU_ACT1, 0x00000000U); |
| 205 | io_write_32(GPU_ACT2, 0x00000000U); |
| 206 | io_write_32(GPU_ACT3, 0x00000000U); |
| 207 | |
| 208 | /* RT bus Leaf setting */ |
| 209 | io_write_32(RT_ACT0, 0x00000000U); |
| 210 | io_write_32(RT_ACT1, 0x00000000U); |
| 211 | |
| 212 | /* CCI bus Leaf setting */ |
| 213 | io_write_32(CPU_ACT0, 0x00000003U); |
| 214 | io_write_32(CPU_ACT1, 0x00000003U); |
| 215 | io_write_32(CPU_ACT2, 0x00000003U); |
| 216 | io_write_32(CPU_ACT3, 0x00000003U); |
| 217 | |
| 218 | io_write_32(QOSCTRL_RAEN, 0x00000001U); |
| 219 | |
| 220 | #if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE |
| 221 | /* re-write training setting */ |
| 222 | io_write_32(QOSWT_WTREF, |
| 223 | ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN)); |
| 224 | io_write_32(QOSWT_WTSET0, |
| 225 | ((QOSWT_WTSET0_PERIOD0_M3_11 << 16) | |
| 226 | (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0)); |
| 227 | io_write_32(QOSWT_WTSET1, |
| 228 | ((QOSWT_WTSET1_PERIOD1_M3_11 << 16) | |
| 229 | (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1)); |
| 230 | |
| 231 | io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE); |
| 232 | #endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */ |
| 233 | |
| 234 | io_write_32(QOSCTRL_STATQC, 0x00000001U); |
| 235 | #else |
| 236 | NOTICE("BL2: QoS is None\n"); |
| 237 | |
| 238 | io_write_32(QOSCTRL_RAEN, 0x00000001U); |
| 239 | #endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */ |
| 240 | } |