blob: b11d2085e91d9ebe26368d6a4698c31385d8e977 [file] [log] [blame]
Haojian Zhuang5f281b32017-05-24 08:45:05 +08001#
2# Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3#
4# SPDX-License-Identifier: BSD-3-Clause
5#
6
Victor Chong2d9a42d2017-08-17 15:21:10 +09007# Enable version2 of image loading
8LOAD_IMAGE_V2 := 1
9
Victor Chongb9a8db22017-05-28 00:14:25 +090010# On Hikey, the TSP can execute from TZC secure area in DRAM (default)
11# or SRAM.
12HIKEY_TSP_RAM_LOCATION := dram
13ifeq (${HIKEY_TSP_RAM_LOCATION}, dram)
14 HIKEY_TSP_RAM_LOCATION_ID = HIKEY_DRAM_ID
15else ifeq (${HIKEY_TSP_RAM_LOCATION}, sram)
16 HIKEY_TSP_RAM_LOCATION_ID := HIKEY_SRAM_ID
17else
18 $(error "Currently unsupported HIKEY_TSP_RAM_LOCATION value")
19endif
20
Haojian Zhuang5f281b32017-05-24 08:45:05 +080021CONSOLE_BASE := PL011_UART3_BASE
22CRASH_CONSOLE_BASE := PL011_UART3_BASE
Haojian Zhuang934ae712017-05-24 08:47:49 +080023PLAT_PARTITION_MAX_ENTRIES := 12
Haojian Zhuang5f281b32017-05-24 08:45:05 +080024PLAT_PL061_MAX_GPIOS := 160
25COLD_BOOT_SINGLE_CPU := 1
26PROGRAMMABLE_RESET_ADDRESS := 1
David Cunadoc5b0c0f2017-10-31 23:19:21 +000027ENABLE_SVE_FOR_NS := 0
Haojian Zhuang5f281b32017-05-24 08:45:05 +080028
29# Process flags
Victor Chongb9a8db22017-05-28 00:14:25 +090030$(eval $(call add_define,HIKEY_TSP_RAM_LOCATION_ID))
Haojian Zhuang5f281b32017-05-24 08:45:05 +080031$(eval $(call add_define,CONSOLE_BASE))
32$(eval $(call add_define,CRASH_CONSOLE_BASE))
33$(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
Haojian Zhuang934ae712017-05-24 08:47:49 +080034$(eval $(call add_define,PLAT_PARTITION_MAX_ENTRIES))
Haojian Zhuang5f281b32017-05-24 08:45:05 +080035
Victor Chong7d787f52017-08-16 13:53:56 +090036# Add the build options to pack Trusted OS Extra1 and Trusted OS Extra2 images
37# in the FIP if the platform requires.
38ifneq ($(BL32_EXTRA1),)
39$(eval $(call FIP_ADD_IMG,BL32_EXTRA1,--tos-fw-extra1))
40endif
41ifneq ($(BL32_EXTRA2),)
42$(eval $(call FIP_ADD_IMG,BL32_EXTRA2,--tos-fw-extra2))
43endif
44
Haojian Zhuang5f281b32017-05-24 08:45:05 +080045ENABLE_PLAT_COMPAT := 0
46
47USE_COHERENT_MEM := 1
48
49PLAT_INCLUDES := -Iinclude/common/tbbr \
50 -Iinclude/drivers/synopsys \
51 -Iplat/hisilicon/hikey/include
52
53PLAT_BL_COMMON_SOURCES := drivers/arm/pl011/pl011_console.S \
54 lib/aarch64/xlat_tables.c \
55 plat/hisilicon/hikey/aarch64/hikey_common.c
56
57BL1_SOURCES += bl1/tbbr/tbbr_img_desc.c \
58 drivers/arm/pl061/pl061_gpio.c \
59 drivers/arm/sp804/sp804_delay_timer.c \
60 drivers/delay_timer/delay_timer.c \
61 drivers/gpio/gpio.c \
62 drivers/io/io_block.c \
63 drivers/io/io_fip.c \
64 drivers/io/io_storage.c \
65 drivers/emmc/emmc.c \
66 drivers/synopsys/emmc/dw_mmc.c \
67 lib/cpus/aarch64/cortex_a53.S \
68 plat/hisilicon/hikey/aarch64/hikey_helpers.S \
69 plat/hisilicon/hikey/hikey_bl1_setup.c \
70 plat/hisilicon/hikey/hikey_io_storage.c
Haojian Zhuang934ae712017-05-24 08:47:49 +080071
72BL2_SOURCES += drivers/arm/sp804/sp804_delay_timer.c \
73 drivers/delay_timer/delay_timer.c \
74 drivers/io/io_block.c \
75 drivers/io/io_fip.c \
76 drivers/io/io_storage.c \
77 drivers/emmc/emmc.c \
78 drivers/synopsys/emmc/dw_mmc.c \
79 plat/hisilicon/hikey/aarch64/hikey_helpers.S \
80 plat/hisilicon/hikey/hikey_bl2_setup.c \
Jerome Forissierc52e55f2015-05-04 09:40:03 +020081 plat/hisilicon/hikey/hikey_security.c \
Haojian Zhuang934ae712017-05-24 08:47:49 +080082 plat/hisilicon/hikey/hikey_ddr.c \
83 plat/hisilicon/hikey/hikey_io_storage.c \
84 plat/hisilicon/hikey/hisi_dvfs.c \
85 plat/hisilicon/hikey/hisi_mcu.c
Haojian Zhuang3846f142017-05-24 08:49:26 +080086
Victor Chong2d9a42d2017-08-17 15:21:10 +090087ifeq (${LOAD_IMAGE_V2},1)
88BL2_SOURCES += plat/hisilicon/hikey/hikey_bl2_mem_params_desc.c \
89 plat/hisilicon/hikey/hikey_image_load.c \
90 common/desc_image_load.c
Victor Chong7d787f52017-08-16 13:53:56 +090091
92ifeq (${SPD},opteed)
93BL2_SOURCES += lib/optee/optee_utils.c
94endif
Victor Chong2d9a42d2017-08-17 15:21:10 +090095endif
96
Haojian Zhuang3846f142017-05-24 08:49:26 +080097HIKEY_GIC_SOURCES := drivers/arm/gic/common/gic_common.c \
98 drivers/arm/gic/v2/gicv2_main.c \
99 drivers/arm/gic/v2/gicv2_helpers.c \
100 plat/common/plat_gicv2.c
101
102BL31_SOURCES += drivers/arm/cci/cci.c \
Leo Yand5e2d1a2017-05-27 13:17:45 +0800103 drivers/arm/sp804/sp804_delay_timer.c \
104 drivers/delay_timer/delay_timer.c \
Haojian Zhuang3846f142017-05-24 08:49:26 +0800105 lib/cpus/aarch64/cortex_a53.S \
106 plat/common/aarch64/plat_psci_common.c \
107 plat/hisilicon/hikey/aarch64/hikey_helpers.S \
108 plat/hisilicon/hikey/hikey_bl31_setup.c \
109 plat/hisilicon/hikey/hikey_pm.c \
110 plat/hisilicon/hikey/hikey_topology.c \
111 plat/hisilicon/hikey/hisi_ipc.c \
112 plat/hisilicon/hikey/hisi_pwrc.c \
113 plat/hisilicon/hikey/hisi_pwrc_sram.S \
114 ${HIKEY_GIC_SOURCES}
Vincent Guittot492acec2017-06-07 10:12:05 +0200115ifeq (${ENABLE_PMF}, 1)
116BL31_SOURCES += plat/hisilicon/hikey/hisi_sip_svc.c \
117 lib/pmf/pmf_smc.c
118endif
119
Haojian Zhuang66430832017-06-30 16:21:54 +0800120# Enable workarounds for selected Cortex-A53 errata.
121ERRATA_A53_836870 := 1
122ERRATA_A53_843419 := 1
123ERRATA_A53_855873 := 1
Leo Yan75c83832017-11-22 17:07:09 +0800124
Dimitris Papastamos8e5bd5e2018-01-24 16:41:14 +0000125WORKAROUND_CVE_2017_5715 := 0
126
Leo Yan75c83832017-11-22 17:07:09 +0800127FIP_ALIGN := 512