blob: cb798fbcbf05d07043076ce9eb68e167c1b9a836 [file] [log] [blame]
Tony Xief6118cc2016-01-15 17:17:32 +08001/*
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01002 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
Tony Xief6118cc2016-01-15 17:17:32 +08003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Tony Xief6118cc2016-01-15 17:17:32 +08005 */
6
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +01007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Tony Xief6118cc2016-01-15 17:17:32 +08009
10#include <arch.h>
Xing Zhengc39aacd2016-12-22 18:34:14 +080011#include <bl31_param.h>
Tony Xief6118cc2016-01-15 17:17:32 +080012#include <common_def.h>
13#include <rk3399_def.h>
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010014#include <utils_def.h>
Tony Xief6118cc2016-01-15 17:17:32 +080015
Tony Xief6118cc2016-01-15 17:17:32 +080016/*******************************************************************************
17 * Platform binary types for linking
18 ******************************************************************************/
19#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
20#define PLATFORM_LINKER_ARCH aarch64
21
22/*******************************************************************************
23 * Generic platform constants
24 ******************************************************************************/
25
26/* Size of cacheable stacks */
Antonio Nino Diaz58230902018-09-24 17:16:20 +010027#if defined(IMAGE_BL1)
Tony Xief6118cc2016-01-15 17:17:32 +080028#define PLATFORM_STACK_SIZE 0x440
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090029#elif defined(IMAGE_BL2)
Tony Xief6118cc2016-01-15 17:17:32 +080030#define PLATFORM_STACK_SIZE 0x400
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090031#elif defined(IMAGE_BL31)
Tony Xief6118cc2016-01-15 17:17:32 +080032#define PLATFORM_STACK_SIZE 0x800
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090033#elif defined(IMAGE_BL32)
Tony Xief6118cc2016-01-15 17:17:32 +080034#define PLATFORM_STACK_SIZE 0x440
35#endif
36
37#define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n"
38
39#define PLATFORM_MAX_AFFLVL MPIDR_AFFLVL2
40#define PLATFORM_SYSTEM_COUNT 1
41#define PLATFORM_CLUSTER_COUNT 2
42#define PLATFORM_CLUSTER0_CORE_COUNT 4
43#define PLATFORM_CLUSTER1_CORE_COUNT 2
44#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \
45 PLATFORM_CLUSTER0_CORE_COUNT)
46#define PLATFORM_MAX_CPUS_PER_CLUSTER 4
47#define PLATFORM_NUM_AFFS (PLATFORM_SYSTEM_COUNT + \
48 PLATFORM_CLUSTER_COUNT + \
49 PLATFORM_CORE_COUNT)
Tony Xie42e113e2016-07-16 11:16:51 +080050#define PLAT_RK_CLST_TO_CPUID_SHIFT 6
Tony Xief6118cc2016-01-15 17:17:32 +080051#define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2
52
53/*
54 * This macro defines the deepest retention state possible. A higher state
55 * id will represent an invalid or a power down state.
56 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010057#define PLAT_MAX_RET_STATE U(1)
Tony Xief6118cc2016-01-15 17:17:32 +080058
59/*
60 * This macro defines the deepest power down states possible. Any state ID
61 * higher than this is invalid.
62 */
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +010063#define PLAT_MAX_OFF_STATE U(2)
Tony Xief6118cc2016-01-15 17:17:32 +080064
65/*******************************************************************************
Tony Xief6118cc2016-01-15 17:17:32 +080066 * Platform specific page table and MMU setup constants
67 ******************************************************************************/
Antonio Nino Diaz58230902018-09-24 17:16:20 +010068#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
69#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
Tony Xief6118cc2016-01-15 17:17:32 +080070#define MAX_XLAT_TABLES 20
Tony Xie42e113e2016-07-16 11:16:51 +080071#define MAX_MMAP_REGIONS 25
Tony Xief6118cc2016-01-15 17:17:32 +080072
73/*******************************************************************************
74 * Declarations and constants to access the mailboxes safely. Each mailbox is
75 * aligned on the biggest cache line size in the platform. This is known only
76 * to the platform as it might have a combination of integrated and external
77 * caches. Such alignment ensures that two maiboxes do not sit on the same cache
78 * line at any cache level. They could belong to different cpus/clusters &
79 * get written while being protected by different locks causing corruption of
80 * a valid mailbox address.
81 ******************************************************************************/
82#define CACHE_WRITEBACK_SHIFT 6
83#define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT)
84
85/*
86 * Define GICD and GICC and GICR base
87 */
88#define PLAT_RK_GICD_BASE BASE_GICD_BASE
89#define PLAT_RK_GICR_BASE BASE_GICR_BASE
90#define PLAT_RK_GICC_BASE 0
91
Xing Zhengb4bcc1d2017-02-24 16:26:11 +080092#define PLAT_RK_UART_BASE UART2_BASE
Tony Xief6118cc2016-01-15 17:17:32 +080093#define PLAT_RK_UART_CLOCK RK3399_UART_CLOCK
94#define PLAT_RK_UART_BAUDRATE RK3399_BAUDRATE
95
96#define PLAT_RK_CCI_BASE CCI500_BASE
97
98#define PLAT_RK_PRIMARY_CPU 0x0
99
Lin Huang30e43392017-05-04 16:02:45 +0800100#define PSRAM_DO_DDR_RESUME 1
Lin Huang2a6df222017-05-12 10:26:32 +0800101#define PSRAM_CHECK_WAKEUP_CPU 0
102
Antonio Nino Diaz6f3ccc52018-07-20 09:17:26 +0100103#endif /* PLATFORM_DEF_H */