blob: e9d66761ed4c0eaf2c1ba155d33e3cf685973c9b [file] [log] [blame]
Jorge Ramirez-Ortiz47503d22018-09-23 09:36:52 +02001/*
2 * Copyright (c) 2017-2018, Renesas Electronics Corporation. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <stdint.h>
8#include <debug.h>
9#include "../qos_common.h"
10#include "../qos_reg.h"
11#include "qos_init_m3n_v10.h"
12
13#define RCAR_QOS_VERSION "rev.0.06"
14
15#define QOSCTRL_EARLYR (QOS_BASE1 + 0x0060U)
16#define QOSCTRL_FSS (QOS_BASE1 + 0x0048U)
17
18#define REF_ARS_ARBSTOPCYCLE_M3N (((SL_INIT_SSLOTCLK_M3N) - 5U) << 16U)
19
20#define QOSWT_TIME_BANK0 (20000000U) /* unit:ns */
21
22#define QOSWT_WTEN_ENABLE (0x1U)
23
24#define OSWT_WTREF_SLOT0_EN_REQ1_SLOT (3U)
25#define OSWT_WTREF_SLOT0_EN_REQ2_SLOT (9U)
26#define QOSWT_WTREF_SLOT0_EN ((0x1U << OSWT_WTREF_SLOT0_EN_REQ1_SLOT) | (0x1U << OSWT_WTREF_SLOT0_EN_REQ2_SLOT))
27#define QOSWT_WTREF_SLOT1_EN QOSWT_WTREF_SLOT0_EN
28
29#define QOSWT_WTSET0_REQ_SSLOT0 (5U)
30#define WT_BASE_SUB_SLOT_NUM0 (12U)
31#define QOSWT_WTSET0_PERIOD0_M3N ((QOSWT_TIME_BANK0/QOSWT_WTSET0_CYCLE_M3N)-1U)
32#define QOSWT_WTSET0_SSLOT0 (QOSWT_WTSET0_REQ_SSLOT0 -1U)
33#define QOSWT_WTSET0_SLOTSLOT0 (WT_BASE_SUB_SLOT_NUM0 -1U)
34
35#define QOSWT_WTSET1_PERIOD1_M3N QOSWT_WTSET0_PERIOD0_M3N
36#define QOSWT_WTSET1_SSLOT1 QOSWT_WTSET0_SSLOT0
37#define QOSWT_WTSET1_SLOTSLOT1 QOSWT_WTSET0_SLOTSLOT0
38
39#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
40
41#if RCAR_REF_INT == RCAR_REF_DEFAULT
42#include "qos_init_m3n_v10_mstat195.h"
43#else
44#include "qos_init_m3n_v10_mstat390.h"
45#endif
46
47#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
48
49#if RCAR_REF_INT == RCAR_REF_DEFAULT
50#include "qos_init_m3n_v10_qoswt195.h"
51#else
52#include "qos_init_m3n_v10_qoswt390.h"
53#endif
54
55#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
56#endif
57
58static void dbsc_setting(void)
59{
60 uint32_t md = 0;
61
62 /* Register write enable */
63 io_write_32(DBSC_DBSYSCNT0, 0x00001234U);
64
65 /* BUFCAM settings */
66 io_write_32(DBSC_DBCAM0CNF1, 0x00043218); /* dbcam0cnf1 */
67 io_write_32(DBSC_DBCAM0CNF2, 0x000000F4); /* dbcam0cnf2 */
68 io_write_32(DBSC_DBSCHCNT0, 0x000F0037); /* dbschcnt0 */
69 io_write_32(DBSC_DBSCHSZ0, 0x00000001); /* dbschsz0 */
70 io_write_32(DBSC_DBSCHRW0, 0x22421111); /* dbschrw0 */
71
72 md = (*((volatile uint32_t *)RST_MODEMR) & 0x000A0000) >> 17;
73
74 switch (md) {
75 case 0x0:
76 /* DDR3200 */
77 io_write_32(DBSC_SCFCTST2, 0x012F1123);
78 break;
79 case 0x1: /* MD19=0,MD17=1 : LPDDR4-3000, 4GByte(1GByte x4) */
80 /* DDR2800 */
81 io_write_32(DBSC_SCFCTST2, 0x012F1123);
82 break;
83 case 0x4: /* MD19=1,MD17=0 : LPDDR4-2400, 4GByte(1GByte x4) */
84 /* DDR2400 */
85 io_write_32(DBSC_SCFCTST2, 0x012F1123);
86 break;
87 default: /* MD19=1,MD17=1 : LPDDR4-1600, 4GByte(1GByte x4) */
88 /* DDR1600 */
89 io_write_32(DBSC_SCFCTST2, 0x012F1123);
90 break;
91 }
92
93 /* QoS Settings */
94 io_write_32(DBSC_DBSCHQOS00, 0x00000F00);
95 io_write_32(DBSC_DBSCHQOS01, 0x00000B00);
96 io_write_32(DBSC_DBSCHQOS02, 0x00000000);
97 io_write_32(DBSC_DBSCHQOS03, 0x00000000);
98 io_write_32(DBSC_DBSCHQOS40, 0x00000300);
99 io_write_32(DBSC_DBSCHQOS41, 0x000002F0);
100 io_write_32(DBSC_DBSCHQOS42, 0x00000200);
101 io_write_32(DBSC_DBSCHQOS43, 0x00000100);
102 io_write_32(DBSC_DBSCHQOS90, 0x00000100);
103 io_write_32(DBSC_DBSCHQOS91, 0x000000F0);
104 io_write_32(DBSC_DBSCHQOS92, 0x000000A0);
105 io_write_32(DBSC_DBSCHQOS93, 0x00000040);
106 io_write_32(DBSC_DBSCHQOS130, 0x00000100);
107 io_write_32(DBSC_DBSCHQOS131, 0x000000F0);
108 io_write_32(DBSC_DBSCHQOS132, 0x000000A0);
109 io_write_32(DBSC_DBSCHQOS133, 0x00000040);
110 io_write_32(DBSC_DBSCHQOS140, 0x000000C0);
111 io_write_32(DBSC_DBSCHQOS141, 0x000000B0);
112 io_write_32(DBSC_DBSCHQOS142, 0x00000080);
113 io_write_32(DBSC_DBSCHQOS143, 0x00000040);
114 io_write_32(DBSC_DBSCHQOS150, 0x00000040);
115 io_write_32(DBSC_DBSCHQOS151, 0x00000030);
116 io_write_32(DBSC_DBSCHQOS152, 0x00000020);
117 io_write_32(DBSC_DBSCHQOS153, 0x00000010);
118
119 /* Register write protect */
120 io_write_32(DBSC_DBSYSCNT0, 0x00000000U);
121}
122
123void qos_init_m3n_v10(void)
124{
125 dbsc_setting();
126
127 /* DRAM Split Address mapping */
128#if RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_4CH
129#if RCAR_LSI == RCAR_M3N
130#error "Don't set DRAM Split 4ch(M3N)"
131#else
132 ERROR("DRAM Split 4ch not supported.(M3N)");
133 panic();
134#endif
135#elif (RCAR_DRAM_SPLIT == RCAR_DRAM_SPLIT_2CH)
136#if RCAR_LSI == RCAR_M3N
137#error "Don't set DRAM Split 2ch(M3N)"
138#else
139 ERROR("DRAM Split 2ch not supported.(M3N)");
140 panic();
141#endif
142#else
143 NOTICE("BL2: DRAM Split is OFF\n");
144#endif
145
146#if !(RCAR_QOS_TYPE == RCAR_QOS_NONE)
147#if RCAR_QOS_TYPE == RCAR_QOS_TYPE_DEFAULT
148 NOTICE("BL2: QoS is default setting(%s)\n", RCAR_QOS_VERSION);
149#endif
150
151#if RCAR_REF_INT == RCAR_REF_DEFAULT
152 NOTICE("BL2: DRAM refresh interval 1.95 usec\n");
153#else
154 NOTICE("BL2: DRAM refresh interval 3.9 usec\n");
155#endif
156
157#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
158 NOTICE("BL2: Periodic Write DQ Training\n");
159#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
160
161 io_write_32(QOSCTRL_RAS, 0x00000028U);
162 io_write_64(QOSCTRL_DANN, 0x0402000002020201UL);
163 io_write_32(QOSCTRL_DANT, 0x00100804U);
164 io_write_32(QOSCTRL_FSS, 0x0000000AU);
165 io_write_32(QOSCTRL_INSFC, 0x06330001U);
166 io_write_32(QOSCTRL_EARLYR, 0x00000001U);
167 io_write_32(QOSCTRL_RACNT0, 0x00010003U);
168
169 io_write_32(QOSCTRL_SL_INIT,
170 SL_INIT_REFFSSLOT | SL_INIT_SLOTSSLOT |
171 SL_INIT_SSLOTCLK_M3N);
172 io_write_32(QOSCTRL_REF_ARS, REF_ARS_ARBSTOPCYCLE_M3N);
173
174 {
175 uint32_t i;
176
177 for (i = 0U; i < ARRAY_SIZE(mstat_fix); i++) {
178 io_write_64(QOSBW_FIX_QOS_BANK0 + i * 8, mstat_fix[i]);
179 io_write_64(QOSBW_FIX_QOS_BANK1 + i * 8, mstat_fix[i]);
180 }
181 for (i = 0U; i < ARRAY_SIZE(mstat_be); i++) {
182 io_write_64(QOSBW_BE_QOS_BANK0 + i * 8, mstat_be[i]);
183 io_write_64(QOSBW_BE_QOS_BANK1 + i * 8, mstat_be[i]);
184 }
185#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
186 for (i = 0U; i < ARRAY_SIZE(qoswt_fix); i++) {
187 io_write_64(QOSWT_FIX_WTQOS_BANK0 + i * 8,
188 qoswt_fix[i]);
189 io_write_64(QOSWT_FIX_WTQOS_BANK1 + i * 8,
190 qoswt_fix[i]);
191 }
192 for (i = 0U; i < ARRAY_SIZE(qoswt_be); i++) {
193 io_write_64(QOSWT_BE_WTQOS_BANK0 + i * 8, qoswt_be[i]);
194 io_write_64(QOSWT_BE_WTQOS_BANK1 + i * 8, qoswt_be[i]);
195 }
196#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
197 }
198
199 /* 3DG bus Leaf setting */
200 io_write_32(GPU_ACT_GRD, 0x00001234U);
201 io_write_32(GPU_ACT0, 0x00000000U);
202 io_write_32(GPU_ACT1, 0x00000000U);
203 io_write_32(GPU_ACT2, 0x00000000U);
204 io_write_32(GPU_ACT3, 0x00000000U);
205 io_write_32(GPU_ACT_GRD, 0x00000000U);
206
207 /* RT bus Leaf setting */
208 io_write_32(RT_ACT0, 0x00000000U);
209 io_write_32(RT_ACT1, 0x00000000U);
210
211 /* CCI bus Leaf setting */
212 io_write_32(CPU_ACT0, 0x00000003U);
213 io_write_32(CPU_ACT1, 0x00000003U);
214
215 io_write_32(QOSCTRL_RAEN, 0x00000001U);
216
217#if RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE
218 /* re-write training setting */
219 io_write_32(QOSWT_WTREF,
220 ((QOSWT_WTREF_SLOT1_EN << 16) | QOSWT_WTREF_SLOT0_EN));
221 io_write_32(QOSWT_WTSET0,
222 ((QOSWT_WTSET0_PERIOD0_M3N << 16) |
223 (QOSWT_WTSET0_SSLOT0 << 8) | QOSWT_WTSET0_SLOTSLOT0));
224 io_write_32(QOSWT_WTSET1,
225 ((QOSWT_WTSET1_PERIOD1_M3N << 16) |
226 (QOSWT_WTSET1_SSLOT1 << 8) | QOSWT_WTSET1_SLOTSLOT1));
227
228 io_write_32(QOSWT_WTEN, QOSWT_WTEN_ENABLE);
229#endif /* RCAR_REWT_TRAINING != RCAR_REWT_TRAINING_DISABLE */
230
231 io_write_32(QOSCTRL_STATQC, 0x00000001U);
232#else
233 NOTICE("BL2: QoS is None\n");
234
235 io_write_32(QOSCTRL_RAEN, 0x00000001U);
236#endif /* !(RCAR_QOS_TYPE == RCAR_QOS_NONE) */
237}