Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 1 | /* |
Rohit Mathew | 3dc3cad | 2022-11-11 18:45:11 +0000 | [diff] [blame] | 2 | * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 7 | #include <arch.h> |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 8 | #include <asm_macros.S> |
Jan Dabros | fa01598 | 2019-12-02 13:30:03 +0100 | [diff] [blame] | 9 | #include <assert_macros.S> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 10 | #include <context.h> |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 11 | #include <el3_common_macros.S> |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 12 | |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 13 | .global el1_sysregs_context_save |
| 14 | .global el1_sysregs_context_restore |
| 15 | #if CTX_INCLUDE_FPREGS |
| 16 | .global fpregs_context_save |
| 17 | .global fpregs_context_restore |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 18 | #endif /* CTX_INCLUDE_FPREGS */ |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 19 | .global prepare_el3_entry |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 20 | .global restore_gp_pmcr_pauth_regs |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 21 | .global save_and_update_ptw_el1_sys_regs |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 22 | .global el3_exit |
| 23 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 24 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 25 | /* ------------------------------------------------------------------ |
| 26 | * The following function strictly follows the AArch64 PCS to use |
| 27 | * x9-x17 (temporary caller-saved registers) to save EL1 system |
| 28 | * register context. It assumes that 'x0' is pointing to a |
| 29 | * 'el1_sys_regs' structure where the register context will be saved. |
| 30 | * ------------------------------------------------------------------ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 31 | */ |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 32 | func el1_sysregs_context_save |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 33 | |
| 34 | mrs x9, spsr_el1 |
| 35 | mrs x10, elr_el1 |
| 36 | stp x9, x10, [x0, #CTX_SPSR_EL1] |
| 37 | |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 38 | #if !ERRATA_SPECULATIVE_AT |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 39 | mrs x15, sctlr_el1 |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 40 | mrs x16, tcr_el1 |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 41 | stp x15, x16, [x0, #CTX_SCTLR_EL1] |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 42 | #endif /* ERRATA_SPECULATIVE_AT */ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 43 | |
| 44 | mrs x17, cpacr_el1 |
| 45 | mrs x9, csselr_el1 |
| 46 | stp x17, x9, [x0, #CTX_CPACR_EL1] |
| 47 | |
| 48 | mrs x10, sp_el1 |
| 49 | mrs x11, esr_el1 |
| 50 | stp x10, x11, [x0, #CTX_SP_EL1] |
| 51 | |
| 52 | mrs x12, ttbr0_el1 |
| 53 | mrs x13, ttbr1_el1 |
| 54 | stp x12, x13, [x0, #CTX_TTBR0_EL1] |
| 55 | |
| 56 | mrs x14, mair_el1 |
| 57 | mrs x15, amair_el1 |
| 58 | stp x14, x15, [x0, #CTX_MAIR_EL1] |
| 59 | |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 60 | mrs x16, actlr_el1 |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 61 | mrs x17, tpidr_el1 |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 62 | stp x16, x17, [x0, #CTX_ACTLR_EL1] |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 63 | |
| 64 | mrs x9, tpidr_el0 |
| 65 | mrs x10, tpidrro_el0 |
| 66 | stp x9, x10, [x0, #CTX_TPIDR_EL0] |
| 67 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 68 | mrs x13, par_el1 |
| 69 | mrs x14, far_el1 |
| 70 | stp x13, x14, [x0, #CTX_PAR_EL1] |
| 71 | |
| 72 | mrs x15, afsr0_el1 |
| 73 | mrs x16, afsr1_el1 |
| 74 | stp x15, x16, [x0, #CTX_AFSR0_EL1] |
| 75 | |
| 76 | mrs x17, contextidr_el1 |
| 77 | mrs x9, vbar_el1 |
| 78 | stp x17, x9, [x0, #CTX_CONTEXTIDR_EL1] |
| 79 | |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 80 | /* Save AArch32 system registers if the build has instructed so */ |
| 81 | #if CTX_INCLUDE_AARCH32_REGS |
| 82 | mrs x11, spsr_abt |
| 83 | mrs x12, spsr_und |
| 84 | stp x11, x12, [x0, #CTX_SPSR_ABT] |
| 85 | |
| 86 | mrs x13, spsr_irq |
| 87 | mrs x14, spsr_fiq |
| 88 | stp x13, x14, [x0, #CTX_SPSR_IRQ] |
| 89 | |
| 90 | mrs x15, dacr32_el2 |
| 91 | mrs x16, ifsr32_el2 |
| 92 | stp x15, x16, [x0, #CTX_DACR32_EL2] |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 93 | #endif /* CTX_INCLUDE_AARCH32_REGS */ |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 94 | |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 95 | /* Save NS timer registers if the build has instructed so */ |
| 96 | #if NS_TIMER_SWITCH |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 97 | mrs x10, cntp_ctl_el0 |
| 98 | mrs x11, cntp_cval_el0 |
| 99 | stp x10, x11, [x0, #CTX_CNTP_CTL_EL0] |
| 100 | |
| 101 | mrs x12, cntv_ctl_el0 |
| 102 | mrs x13, cntv_cval_el0 |
| 103 | stp x12, x13, [x0, #CTX_CNTV_CTL_EL0] |
| 104 | |
| 105 | mrs x14, cntkctl_el1 |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 106 | str x14, [x0, #CTX_CNTKCTL_EL1] |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 107 | #endif /* NS_TIMER_SWITCH */ |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 108 | |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 109 | /* Save MTE system registers if the build has instructed so */ |
| 110 | #if CTX_INCLUDE_MTE_REGS |
| 111 | mrs x15, TFSRE0_EL1 |
| 112 | mrs x16, TFSR_EL1 |
| 113 | stp x15, x16, [x0, #CTX_TFSRE0_EL1] |
| 114 | |
| 115 | mrs x9, RGSR_EL1 |
| 116 | mrs x10, GCR_EL1 |
| 117 | stp x9, x10, [x0, #CTX_RGSR_EL1] |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 118 | #endif /* CTX_INCLUDE_MTE_REGS */ |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 119 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 120 | ret |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 121 | endfunc el1_sysregs_context_save |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 122 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 123 | /* ------------------------------------------------------------------ |
| 124 | * The following function strictly follows the AArch64 PCS to use |
| 125 | * x9-x17 (temporary caller-saved registers) to restore EL1 system |
| 126 | * register context. It assumes that 'x0' is pointing to a |
| 127 | * 'el1_sys_regs' structure from where the register context will be |
| 128 | * restored |
| 129 | * ------------------------------------------------------------------ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 130 | */ |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 131 | func el1_sysregs_context_restore |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 132 | |
| 133 | ldp x9, x10, [x0, #CTX_SPSR_EL1] |
| 134 | msr spsr_el1, x9 |
| 135 | msr elr_el1, x10 |
| 136 | |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 137 | #if !ERRATA_SPECULATIVE_AT |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 138 | ldp x15, x16, [x0, #CTX_SCTLR_EL1] |
| 139 | msr sctlr_el1, x15 |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 140 | msr tcr_el1, x16 |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 141 | #endif /* ERRATA_SPECULATIVE_AT */ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 142 | |
| 143 | ldp x17, x9, [x0, #CTX_CPACR_EL1] |
| 144 | msr cpacr_el1, x17 |
| 145 | msr csselr_el1, x9 |
| 146 | |
| 147 | ldp x10, x11, [x0, #CTX_SP_EL1] |
| 148 | msr sp_el1, x10 |
| 149 | msr esr_el1, x11 |
| 150 | |
| 151 | ldp x12, x13, [x0, #CTX_TTBR0_EL1] |
| 152 | msr ttbr0_el1, x12 |
| 153 | msr ttbr1_el1, x13 |
| 154 | |
| 155 | ldp x14, x15, [x0, #CTX_MAIR_EL1] |
| 156 | msr mair_el1, x14 |
| 157 | msr amair_el1, x15 |
| 158 | |
Manish V Badarkhe | 2b0ee97 | 2020-07-28 07:22:30 +0100 | [diff] [blame] | 159 | ldp x16, x17, [x0, #CTX_ACTLR_EL1] |
| 160 | msr actlr_el1, x16 |
Manish V Badarkhe | d73c1ba | 2020-07-28 07:12:56 +0100 | [diff] [blame] | 161 | msr tpidr_el1, x17 |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 162 | |
| 163 | ldp x9, x10, [x0, #CTX_TPIDR_EL0] |
| 164 | msr tpidr_el0, x9 |
| 165 | msr tpidrro_el0, x10 |
| 166 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 167 | ldp x13, x14, [x0, #CTX_PAR_EL1] |
| 168 | msr par_el1, x13 |
| 169 | msr far_el1, x14 |
| 170 | |
| 171 | ldp x15, x16, [x0, #CTX_AFSR0_EL1] |
| 172 | msr afsr0_el1, x15 |
| 173 | msr afsr1_el1, x16 |
| 174 | |
| 175 | ldp x17, x9, [x0, #CTX_CONTEXTIDR_EL1] |
| 176 | msr contextidr_el1, x17 |
| 177 | msr vbar_el1, x9 |
| 178 | |
Soby Mathew | d75d2ba | 2016-05-17 14:01:32 +0100 | [diff] [blame] | 179 | /* Restore AArch32 system registers if the build has instructed so */ |
| 180 | #if CTX_INCLUDE_AARCH32_REGS |
| 181 | ldp x11, x12, [x0, #CTX_SPSR_ABT] |
| 182 | msr spsr_abt, x11 |
| 183 | msr spsr_und, x12 |
| 184 | |
| 185 | ldp x13, x14, [x0, #CTX_SPSR_IRQ] |
| 186 | msr spsr_irq, x13 |
| 187 | msr spsr_fiq, x14 |
| 188 | |
| 189 | ldp x15, x16, [x0, #CTX_DACR32_EL2] |
| 190 | msr dacr32_el2, x15 |
| 191 | msr ifsr32_el2, x16 |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 192 | #endif /* CTX_INCLUDE_AARCH32_REGS */ |
| 193 | |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 194 | /* Restore NS timer registers if the build has instructed so */ |
| 195 | #if NS_TIMER_SWITCH |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 196 | ldp x10, x11, [x0, #CTX_CNTP_CTL_EL0] |
| 197 | msr cntp_ctl_el0, x10 |
| 198 | msr cntp_cval_el0, x11 |
| 199 | |
| 200 | ldp x12, x13, [x0, #CTX_CNTV_CTL_EL0] |
| 201 | msr cntv_ctl_el0, x12 |
| 202 | msr cntv_cval_el0, x13 |
| 203 | |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 204 | ldr x14, [x0, #CTX_CNTKCTL_EL1] |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 205 | msr cntkctl_el1, x14 |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 206 | #endif /* NS_TIMER_SWITCH */ |
| 207 | |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 208 | /* Restore MTE system registers if the build has instructed so */ |
| 209 | #if CTX_INCLUDE_MTE_REGS |
| 210 | ldp x11, x12, [x0, #CTX_TFSRE0_EL1] |
| 211 | msr TFSRE0_EL1, x11 |
| 212 | msr TFSR_EL1, x12 |
| 213 | |
| 214 | ldp x13, x14, [x0, #CTX_RGSR_EL1] |
| 215 | msr RGSR_EL1, x13 |
| 216 | msr GCR_EL1, x14 |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 217 | #endif /* CTX_INCLUDE_MTE_REGS */ |
Jeenu Viswambharan | d1b6015 | 2014-05-12 15:28:47 +0100 | [diff] [blame] | 218 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 219 | /* No explict ISB required here as ERET covers it */ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 220 | ret |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 221 | endfunc el1_sysregs_context_restore |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 222 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 223 | /* ------------------------------------------------------------------ |
| 224 | * The following function follows the aapcs_64 strictly to use |
| 225 | * x9-x17 (temporary caller-saved registers according to AArch64 PCS) |
| 226 | * to save floating point register context. It assumes that 'x0' is |
| 227 | * pointing to a 'fp_regs' structure where the register context will |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 228 | * be saved. |
| 229 | * |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 230 | * Access to VFP registers will trap if CPTR_EL3.TFP is set. |
| 231 | * However currently we don't use VFP registers nor set traps in |
| 232 | * Trusted Firmware, and assume it's cleared. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 233 | * |
| 234 | * TODO: Revisit when VFP is used in secure world |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 235 | * ------------------------------------------------------------------ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 236 | */ |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 237 | #if CTX_INCLUDE_FPREGS |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 238 | func fpregs_context_save |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 239 | stp q0, q1, [x0, #CTX_FP_Q0] |
| 240 | stp q2, q3, [x0, #CTX_FP_Q2] |
| 241 | stp q4, q5, [x0, #CTX_FP_Q4] |
| 242 | stp q6, q7, [x0, #CTX_FP_Q6] |
| 243 | stp q8, q9, [x0, #CTX_FP_Q8] |
| 244 | stp q10, q11, [x0, #CTX_FP_Q10] |
| 245 | stp q12, q13, [x0, #CTX_FP_Q12] |
| 246 | stp q14, q15, [x0, #CTX_FP_Q14] |
| 247 | stp q16, q17, [x0, #CTX_FP_Q16] |
| 248 | stp q18, q19, [x0, #CTX_FP_Q18] |
| 249 | stp q20, q21, [x0, #CTX_FP_Q20] |
| 250 | stp q22, q23, [x0, #CTX_FP_Q22] |
| 251 | stp q24, q25, [x0, #CTX_FP_Q24] |
| 252 | stp q26, q27, [x0, #CTX_FP_Q26] |
| 253 | stp q28, q29, [x0, #CTX_FP_Q28] |
| 254 | stp q30, q31, [x0, #CTX_FP_Q30] |
| 255 | |
| 256 | mrs x9, fpsr |
| 257 | str x9, [x0, #CTX_FP_FPSR] |
| 258 | |
| 259 | mrs x10, fpcr |
| 260 | str x10, [x0, #CTX_FP_FPCR] |
| 261 | |
David Cunado | d1a1fd4 | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 262 | #if CTX_INCLUDE_AARCH32_REGS |
| 263 | mrs x11, fpexc32_el2 |
| 264 | str x11, [x0, #CTX_FP_FPEXC32_EL2] |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 265 | #endif /* CTX_INCLUDE_AARCH32_REGS */ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 266 | ret |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 267 | endfunc fpregs_context_save |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 268 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 269 | /* ------------------------------------------------------------------ |
| 270 | * The following function follows the aapcs_64 strictly to use x9-x17 |
| 271 | * (temporary caller-saved registers according to AArch64 PCS) to |
| 272 | * restore floating point register context. It assumes that 'x0' is |
| 273 | * pointing to a 'fp_regs' structure from where the register context |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 274 | * will be restored. |
| 275 | * |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 276 | * Access to VFP registers will trap if CPTR_EL3.TFP is set. |
| 277 | * However currently we don't use VFP registers nor set traps in |
| 278 | * Trusted Firmware, and assume it's cleared. |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 279 | * |
| 280 | * TODO: Revisit when VFP is used in secure world |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 281 | * ------------------------------------------------------------------ |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 282 | */ |
Andrew Thoelke | 38bde41 | 2014-03-18 13:46:55 +0000 | [diff] [blame] | 283 | func fpregs_context_restore |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 284 | ldp q0, q1, [x0, #CTX_FP_Q0] |
| 285 | ldp q2, q3, [x0, #CTX_FP_Q2] |
| 286 | ldp q4, q5, [x0, #CTX_FP_Q4] |
| 287 | ldp q6, q7, [x0, #CTX_FP_Q6] |
| 288 | ldp q8, q9, [x0, #CTX_FP_Q8] |
| 289 | ldp q10, q11, [x0, #CTX_FP_Q10] |
| 290 | ldp q12, q13, [x0, #CTX_FP_Q12] |
| 291 | ldp q14, q15, [x0, #CTX_FP_Q14] |
| 292 | ldp q16, q17, [x0, #CTX_FP_Q16] |
| 293 | ldp q18, q19, [x0, #CTX_FP_Q18] |
| 294 | ldp q20, q21, [x0, #CTX_FP_Q20] |
| 295 | ldp q22, q23, [x0, #CTX_FP_Q22] |
| 296 | ldp q24, q25, [x0, #CTX_FP_Q24] |
| 297 | ldp q26, q27, [x0, #CTX_FP_Q26] |
| 298 | ldp q28, q29, [x0, #CTX_FP_Q28] |
| 299 | ldp q30, q31, [x0, #CTX_FP_Q30] |
| 300 | |
| 301 | ldr x9, [x0, #CTX_FP_FPSR] |
| 302 | msr fpsr, x9 |
| 303 | |
Soby Mathew | e77e116 | 2015-12-03 09:42:50 +0000 | [diff] [blame] | 304 | ldr x10, [x0, #CTX_FP_FPCR] |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 305 | msr fpcr, x10 |
| 306 | |
David Cunado | d1a1fd4 | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 307 | #if CTX_INCLUDE_AARCH32_REGS |
| 308 | ldr x11, [x0, #CTX_FP_FPEXC32_EL2] |
| 309 | msr fpexc32_el2, x11 |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 310 | #endif /* CTX_INCLUDE_AARCH32_REGS */ |
| 311 | |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 312 | /* |
| 313 | * No explict ISB required here as ERET to |
Sandrine Bailleux | f4119ec | 2015-12-17 13:58:58 +0000 | [diff] [blame] | 314 | * switch to secure EL1 or non-secure world |
Achin Gupta | 9ac63c5 | 2014-01-16 12:08:03 +0000 | [diff] [blame] | 315 | * covers it |
| 316 | */ |
| 317 | |
| 318 | ret |
Kévin Petit | a877c25 | 2015-03-24 14:03:57 +0000 | [diff] [blame] | 319 | endfunc fpregs_context_restore |
Juan Castillo | 258e94f | 2014-06-25 17:26:36 +0100 | [diff] [blame] | 320 | #endif /* CTX_INCLUDE_FPREGS */ |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 321 | |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 322 | /* |
Manish Pandey | 62d532a | 2022-11-17 15:47:05 +0000 | [diff] [blame] | 323 | * Set SCR_EL3.EA bit to enable SErrors at EL3 |
| 324 | */ |
| 325 | .macro enable_serror_at_el3 |
| 326 | mrs x8, scr_el3 |
| 327 | orr x8, x8, #SCR_EA_BIT |
| 328 | msr scr_el3, x8 |
| 329 | .endm |
| 330 | |
| 331 | /* |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 332 | * Set the PSTATE bits not set when the exception was taken as |
| 333 | * described in the AArch64.TakeException() pseudocode function |
| 334 | * in ARM DDI 0487F.c page J1-7635 to a default value. |
| 335 | */ |
| 336 | .macro set_unset_pstate_bits |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 337 | /* |
| 338 | * If Data Independent Timing (DIT) functionality is implemented, |
| 339 | * always enable DIT in EL3 |
| 340 | */ |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 341 | #if ENABLE_FEAT_DIT |
Andre Przywara | 1f55c41 | 2023-01-26 16:47:52 +0000 | [diff] [blame] | 342 | #if ENABLE_FEAT_DIT == 2 |
| 343 | mrs x8, id_aa64pfr0_el1 |
| 344 | and x8, x8, #(ID_AA64PFR0_DIT_MASK << ID_AA64PFR0_DIT_SHIFT) |
| 345 | cbz x8, 1f |
| 346 | #endif |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 347 | mov x8, #DIT_BIT |
| 348 | msr DIT, x8 |
Andre Przywara | 1f55c41 | 2023-01-26 16:47:52 +0000 | [diff] [blame] | 349 | 1: |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 350 | #endif /* ENABLE_FEAT_DIT */ |
| 351 | .endm /* set_unset_pstate_bits */ |
| 352 | |
Arvind Ram Prakash | ab28d4b | 2023-10-11 12:10:56 -0500 | [diff] [blame] | 353 | /*------------------------------------------------------------------------- |
| 354 | * This macro checks the ENABLE_FEAT_MPAM state, performs ID register |
| 355 | * check to see if the platform supports MPAM extension and restores MPAM3 |
| 356 | * register value if it is FEAT_STATE_ENABLED/FEAT_STATE_CHECKED. |
| 357 | * |
| 358 | * This is particularly more complicated because we can't check |
| 359 | * if the platform supports MPAM by looking for status of a particular bit |
| 360 | * in the MDCR_EL3 or CPTR_EL3 register like other extensions. |
| 361 | * ------------------------------------------------------------------------ |
| 362 | */ |
| 363 | |
| 364 | .macro restore_mpam3_el3 |
| 365 | #if ENABLE_FEAT_MPAM |
| 366 | #if ENABLE_FEAT_MPAM == 2 |
| 367 | |
| 368 | mrs x8, id_aa64pfr0_el1 |
| 369 | lsr x8, x8, #(ID_AA64PFR0_MPAM_SHIFT) |
| 370 | and x8, x8, #(ID_AA64PFR0_MPAM_MASK) |
| 371 | mrs x7, id_aa64pfr1_el1 |
| 372 | lsr x7, x7, #(ID_AA64PFR1_MPAM_FRAC_SHIFT) |
| 373 | and x7, x7, #(ID_AA64PFR1_MPAM_FRAC_MASK) |
| 374 | orr x7, x7, x8 |
| 375 | cbz x7, no_mpam |
| 376 | #endif |
| 377 | /* ----------------------------------------------------------- |
| 378 | * Restore MPAM3_EL3 register as per context state |
| 379 | * Currently we only enable MPAM for NS world and trap to EL3 |
| 380 | * for MPAM access in lower ELs of Secure and Realm world |
| 381 | * ----------------------------------------------------------- |
| 382 | */ |
| 383 | ldr x17, [sp, #CTX_EL3STATE_OFFSET + CTX_MPAM3_EL3] |
| 384 | msr S3_6_C10_C5_0, x17 /* mpam3_el3 */ |
| 385 | |
| 386 | no_mpam: |
| 387 | #endif |
| 388 | .endm /* restore_mpam3_el3 */ |
| 389 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 390 | /* ------------------------------------------------------------------ |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 391 | * The following macro is used to save and restore all the general |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 392 | * purpose and ARMv8.3-PAuth (if enabled) registers. |
Jayanth Dodderi Chidanand | 4ec78ad | 2022-09-19 23:32:08 +0100 | [diff] [blame] | 393 | * It also checks if the Secure Cycle Counter (PMCCNTR_EL0) |
| 394 | * is disabled in EL3/Secure (ARMv8.5-PMU), wherein PMCCNTR_EL0 |
| 395 | * needs not to be saved/restored during world switch. |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 396 | * |
| 397 | * Ideally we would only save and restore the callee saved registers |
| 398 | * when a world switch occurs but that type of implementation is more |
| 399 | * complex. So currently we will always save and restore these |
| 400 | * registers on entry and exit of EL3. |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 401 | * clobbers: x18 |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 402 | * ------------------------------------------------------------------ |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 403 | */ |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 404 | .macro save_gp_pmcr_pauth_regs |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 405 | stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] |
| 406 | stp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] |
| 407 | stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] |
| 408 | stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] |
| 409 | stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] |
| 410 | stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] |
| 411 | stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] |
| 412 | stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] |
| 413 | stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] |
| 414 | stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] |
| 415 | stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] |
| 416 | stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] |
| 417 | stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] |
| 418 | stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] |
| 419 | stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] |
| 420 | mrs x18, sp_el0 |
| 421 | str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] |
Boyan Karatotev | 05504ba | 2023-02-15 13:21:50 +0000 | [diff] [blame] | 422 | |
| 423 | /* PMUv3 is presumed to be always present */ |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 424 | mrs x9, pmcr_el0 |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 425 | str x9, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 426 | /* Disable cycle counter when event counting is prohibited */ |
Boyan Karatotev | ed85cf7 | 2022-12-06 09:03:42 +0000 | [diff] [blame] | 427 | orr x9, x9, #PMCR_EL0_DP_BIT |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 428 | msr pmcr_el0, x9 |
| 429 | isb |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 430 | #if CTX_INCLUDE_PAUTH_REGS |
| 431 | /* ---------------------------------------------------------- |
| 432 | * Save the ARMv8.3-PAuth keys as they are not banked |
| 433 | * by exception level |
| 434 | * ---------------------------------------------------------- |
| 435 | */ |
| 436 | add x19, sp, #CTX_PAUTH_REGS_OFFSET |
| 437 | |
| 438 | mrs x20, APIAKeyLo_EL1 /* x21:x20 = APIAKey */ |
| 439 | mrs x21, APIAKeyHi_EL1 |
| 440 | mrs x22, APIBKeyLo_EL1 /* x23:x22 = APIBKey */ |
| 441 | mrs x23, APIBKeyHi_EL1 |
| 442 | mrs x24, APDAKeyLo_EL1 /* x25:x24 = APDAKey */ |
| 443 | mrs x25, APDAKeyHi_EL1 |
| 444 | mrs x26, APDBKeyLo_EL1 /* x27:x26 = APDBKey */ |
| 445 | mrs x27, APDBKeyHi_EL1 |
| 446 | mrs x28, APGAKeyLo_EL1 /* x29:x28 = APGAKey */ |
| 447 | mrs x29, APGAKeyHi_EL1 |
| 448 | |
| 449 | stp x20, x21, [x19, #CTX_PACIAKEY_LO] |
| 450 | stp x22, x23, [x19, #CTX_PACIBKEY_LO] |
| 451 | stp x24, x25, [x19, #CTX_PACDAKEY_LO] |
| 452 | stp x26, x27, [x19, #CTX_PACDBKEY_LO] |
| 453 | stp x28, x29, [x19, #CTX_PACGAKEY_LO] |
| 454 | #endif /* CTX_INCLUDE_PAUTH_REGS */ |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 455 | .endm /* save_gp_pmcr_pauth_regs */ |
| 456 | |
| 457 | /* ----------------------------------------------------------------- |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 458 | * This function saves the context and sets the PSTATE to a known |
| 459 | * state, preparing entry to el3. |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 460 | * Save all the general purpose and ARMv8.3-PAuth (if enabled) |
| 461 | * registers. |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 462 | * Then set any of the PSTATE bits that are not set by hardware |
| 463 | * according to the Aarch64.TakeException pseudocode in the Arm |
| 464 | * Architecture Reference Manual to a default value for EL3. |
| 465 | * clobbers: x17 |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 466 | * ----------------------------------------------------------------- |
| 467 | */ |
| 468 | func prepare_el3_entry |
| 469 | save_gp_pmcr_pauth_regs |
Manish Pandey | 62d532a | 2022-11-17 15:47:05 +0000 | [diff] [blame] | 470 | enable_serror_at_el3 |
Daniel Boulby | 928747f | 2021-05-25 18:09:34 +0100 | [diff] [blame] | 471 | /* |
| 472 | * Set the PSTATE bits not described in the Aarch64.TakeException |
| 473 | * pseudocode to their default values. |
| 474 | */ |
| 475 | set_unset_pstate_bits |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 476 | ret |
Daniel Boulby | 95fb1aa | 2022-01-19 11:20:05 +0000 | [diff] [blame] | 477 | endfunc prepare_el3_entry |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 478 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 479 | /* ------------------------------------------------------------------ |
| 480 | * This function restores ARMv8.3-PAuth (if enabled) and all general |
| 481 | * purpose registers except x30 from the CPU context. |
| 482 | * x30 register must be explicitly restored by the caller. |
| 483 | * ------------------------------------------------------------------ |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 484 | */ |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 485 | func restore_gp_pmcr_pauth_regs |
| 486 | #if CTX_INCLUDE_PAUTH_REGS |
| 487 | /* Restore the ARMv8.3 PAuth keys */ |
| 488 | add x10, sp, #CTX_PAUTH_REGS_OFFSET |
| 489 | |
| 490 | ldp x0, x1, [x10, #CTX_PACIAKEY_LO] /* x1:x0 = APIAKey */ |
| 491 | ldp x2, x3, [x10, #CTX_PACIBKEY_LO] /* x3:x2 = APIBKey */ |
| 492 | ldp x4, x5, [x10, #CTX_PACDAKEY_LO] /* x5:x4 = APDAKey */ |
| 493 | ldp x6, x7, [x10, #CTX_PACDBKEY_LO] /* x7:x6 = APDBKey */ |
| 494 | ldp x8, x9, [x10, #CTX_PACGAKEY_LO] /* x9:x8 = APGAKey */ |
| 495 | |
| 496 | msr APIAKeyLo_EL1, x0 |
| 497 | msr APIAKeyHi_EL1, x1 |
| 498 | msr APIBKeyLo_EL1, x2 |
| 499 | msr APIBKeyHi_EL1, x3 |
| 500 | msr APDAKeyLo_EL1, x4 |
| 501 | msr APDAKeyHi_EL1, x5 |
| 502 | msr APDBKeyLo_EL1, x6 |
| 503 | msr APDBKeyHi_EL1, x7 |
| 504 | msr APGAKeyLo_EL1, x8 |
| 505 | msr APGAKeyHi_EL1, x9 |
| 506 | #endif /* CTX_INCLUDE_PAUTH_REGS */ |
Boyan Karatotev | 05504ba | 2023-02-15 13:21:50 +0000 | [diff] [blame] | 507 | |
| 508 | /* PMUv3 is presumed to be always present */ |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 509 | ldr x0, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] |
| 510 | msr pmcr_el0, x0 |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 511 | ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] |
| 512 | ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 513 | ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] |
| 514 | ldp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] |
| 515 | ldp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] |
| 516 | ldp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] |
| 517 | ldp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] |
| 518 | ldp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 519 | ldp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 520 | ldp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] |
| 521 | ldp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] |
| 522 | ldp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] |
| 523 | ldp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] |
| 524 | ldp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 525 | ldr x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] |
| 526 | msr sp_el0, x28 |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 527 | ldp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 528 | ret |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 529 | endfunc restore_gp_pmcr_pauth_regs |
Jeenu Viswambharan | 23d05a8 | 2017-11-29 16:59:34 +0000 | [diff] [blame] | 530 | |
Manish V Badarkhe | e07e808 | 2020-07-23 12:43:25 +0100 | [diff] [blame] | 531 | /* |
| 532 | * In case of ERRATA_SPECULATIVE_AT, save SCTLR_EL1 and TCR_EL1 |
| 533 | * registers and update EL1 registers to disable stage1 and stage2 |
| 534 | * page table walk |
| 535 | */ |
| 536 | func save_and_update_ptw_el1_sys_regs |
| 537 | /* ---------------------------------------------------------- |
| 538 | * Save only sctlr_el1 and tcr_el1 registers |
| 539 | * ---------------------------------------------------------- |
| 540 | */ |
| 541 | mrs x29, sctlr_el1 |
| 542 | str x29, [sp, #(CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1)] |
| 543 | mrs x29, tcr_el1 |
| 544 | str x29, [sp, #(CTX_EL1_SYSREGS_OFFSET + CTX_TCR_EL1)] |
| 545 | |
| 546 | /* ------------------------------------------------------------ |
| 547 | * Must follow below order in order to disable page table |
| 548 | * walk for lower ELs (EL1 and EL0). First step ensures that |
| 549 | * page table walk is disabled for stage1 and second step |
| 550 | * ensures that page table walker should use TCR_EL1.EPDx |
| 551 | * bits to perform address translation. ISB ensures that CPU |
| 552 | * does these 2 steps in order. |
| 553 | * |
| 554 | * 1. Update TCR_EL1.EPDx bits to disable page table walk by |
| 555 | * stage1. |
| 556 | * 2. Enable MMU bit to avoid identity mapping via stage2 |
| 557 | * and force TCR_EL1.EPDx to be used by the page table |
| 558 | * walker. |
| 559 | * ------------------------------------------------------------ |
| 560 | */ |
| 561 | orr x29, x29, #(TCR_EPD0_BIT) |
| 562 | orr x29, x29, #(TCR_EPD1_BIT) |
| 563 | msr tcr_el1, x29 |
| 564 | isb |
| 565 | mrs x29, sctlr_el1 |
| 566 | orr x29, x29, #SCTLR_M_BIT |
| 567 | msr sctlr_el1, x29 |
| 568 | isb |
| 569 | |
| 570 | ret |
| 571 | endfunc save_and_update_ptw_el1_sys_regs |
| 572 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 573 | /* ------------------------------------------------------------------ |
| 574 | * This routine assumes that the SP_EL3 is pointing to a valid |
| 575 | * context structure from where the gp regs and other special |
| 576 | * registers can be retrieved. |
| 577 | * ------------------------------------------------------------------ |
Antonio Nino Diaz | 13adfb1 | 2019-01-30 20:41:31 +0000 | [diff] [blame] | 578 | */ |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 579 | func el3_exit |
Jan Dabros | fa01598 | 2019-12-02 13:30:03 +0100 | [diff] [blame] | 580 | #if ENABLE_ASSERTIONS |
| 581 | /* el3_exit assumes SP_EL0 on entry */ |
| 582 | mrs x17, spsel |
| 583 | cmp x17, #MODE_SP_EL0 |
| 584 | ASM_ASSERT(eq) |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 585 | #endif /* ENABLE_ASSERTIONS */ |
Jan Dabros | fa01598 | 2019-12-02 13:30:03 +0100 | [diff] [blame] | 586 | |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 587 | /* ---------------------------------------------------------- |
| 588 | * Save the current SP_EL0 i.e. the EL3 runtime stack which |
| 589 | * will be used for handling the next SMC. |
| 590 | * Then switch to SP_EL3. |
| 591 | * ---------------------------------------------------------- |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 592 | */ |
| 593 | mov x17, sp |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 594 | msr spsel, #MODE_SP_ELX |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 595 | str x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] |
| 596 | |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 597 | /* ---------------------------------------------------------- |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 598 | * Restore CPTR_EL3. |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 599 | * ZCR is only restored if SVE is supported and enabled. |
| 600 | * Synchronization is required before zcr_el3 is addressed. |
| 601 | * ---------------------------------------------------------- |
| 602 | */ |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 603 | ldp x19, x20, [sp, #CTX_EL3STATE_OFFSET + CTX_CPTR_EL3] |
| 604 | msr cptr_el3, x19 |
| 605 | |
Boyan Karatotev | 8ae58f0 | 2023-04-20 11:00:50 +0100 | [diff] [blame] | 606 | #if IMAGE_BL31 |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 607 | ands x19, x19, #CPTR_EZ_BIT |
| 608 | beq sve_not_enabled |
| 609 | |
| 610 | isb |
| 611 | msr S3_6_C1_C2_0, x20 /* zcr_el3 */ |
| 612 | sve_not_enabled: |
Arvind Ram Prakash | ab28d4b | 2023-10-11 12:10:56 -0500 | [diff] [blame] | 613 | |
| 614 | restore_mpam3_el3 |
| 615 | |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 616 | #endif /* IMAGE_BL31 */ |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 617 | |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 618 | #if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639 |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 619 | /* ---------------------------------------------------------- |
| 620 | * Restore mitigation state as it was on entry to EL3 |
| 621 | * ---------------------------------------------------------- |
| 622 | */ |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 623 | ldr x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE] |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 624 | cbz x17, 1f |
Dimitris Papastamos | ba51d9e | 2018-05-16 11:36:14 +0100 | [diff] [blame] | 625 | blr x17 |
Antonio Nino Diaz | 13adfb1 | 2019-01-30 20:41:31 +0000 | [diff] [blame] | 626 | 1: |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 627 | #endif /* IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639 */ |
| 628 | |
Andre Przywara | 870627e | 2023-01-27 12:25:49 +0000 | [diff] [blame] | 629 | /* |
| 630 | * This is a hot path, so we don't want to do some actual FEAT_RAS runtime |
| 631 | * detection here. The "esb" is a cheaper variant, so using "dsb" in the |
| 632 | * ENABLE_FEAT_RAS==2 case is not ideal, but won't hurt. |
| 633 | */ |
| 634 | #if IMAGE_BL31 && ENABLE_FEAT_RAS == 1 |
Alexei Fedorov | f41355c | 2019-09-13 14:11:59 +0100 | [diff] [blame] | 635 | /* ---------------------------------------------------------- |
| 636 | * Issue Error Synchronization Barrier to synchronize SErrors |
| 637 | * before exiting EL3. We're running with EAs unmasked, so |
| 638 | * any synchronized errors would be taken immediately; |
| 639 | * therefore no need to inspect DISR_EL1 register. |
| 640 | * ---------------------------------------------------------- |
| 641 | */ |
| 642 | esb |
Madhukar Pappireddy | fba2572 | 2020-07-24 03:27:12 -0500 | [diff] [blame] | 643 | #else |
| 644 | dsb sy |
Manish Pandey | d419e22 | 2023-02-13 12:39:17 +0000 | [diff] [blame] | 645 | #endif /* IMAGE_BL31 && ENABLE_FEAT_RAS */ |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 646 | |
Manish Pandey | 53bc59a | 2022-11-17 14:43:15 +0000 | [diff] [blame] | 647 | /* ---------------------------------------------------------- |
| 648 | * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET |
| 649 | * ---------------------------------------------------------- |
| 650 | */ |
| 651 | ldr x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] |
| 652 | ldp x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] |
| 653 | msr scr_el3, x18 |
| 654 | msr spsr_el3, x16 |
| 655 | msr elr_el3, x17 |
| 656 | |
| 657 | restore_ptw_el1_sys_regs |
| 658 | |
| 659 | /* ---------------------------------------------------------- |
| 660 | * Restore general purpose (including x30), PMCR_EL0 and |
| 661 | * ARMv8.3-PAuth registers. |
| 662 | * Exit EL3 via ERET to a lower exception level. |
| 663 | * ---------------------------------------------------------- |
| 664 | */ |
| 665 | bl restore_gp_pmcr_pauth_regs |
| 666 | ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] |
| 667 | |
Madhukar Pappireddy | fba2572 | 2020-07-24 03:27:12 -0500 | [diff] [blame] | 668 | #ifdef IMAGE_BL31 |
| 669 | str xzr, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3] |
Jayanth Dodderi Chidanand | 72b69b8 | 2022-01-26 17:14:43 +0000 | [diff] [blame] | 670 | #endif /* IMAGE_BL31 */ |
| 671 | |
Anthony Steinhauser | 0f7e601 | 2020-01-07 15:44:06 -0800 | [diff] [blame] | 672 | exception_return |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 673 | |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 674 | endfunc el3_exit |