blob: a1bd942915190c58f42a267c48d0d54ed1072019 [file] [log] [blame]
Soby Mathewc6820d12016-05-09 17:49:55 +01001/*
johpow01fa59c6f2020-10-02 13:41:11 -05002 * Copyright (c) 2016-2021, ARM Limited and Contributors. All rights reserved.
Soby Mathewc6820d12016-05-09 17:49:55 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Soby Mathewc6820d12016-05-09 17:49:55 +01005 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef ARCH_H
8#define ARCH_H
Soby Mathewc6820d12016-05-09 17:49:55 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Isla Mitchell02c63072017-07-21 14:44:36 +010011
Soby Mathewc6820d12016-05-09 17:49:55 +010012/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010015#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(24)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_REV_SHIFT U(0)
20#define MIDR_REV_BITS U(4)
21#define MIDR_PN_MASK U(0xfff)
22#define MIDR_PN_SHIFT U(4)
Soby Mathewc6820d12016-05-09 17:49:55 +010023
24/*******************************************************************************
25 * MPIDR macros
26 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010027#define MPIDR_MT_MASK (U(1) << 24)
Soby Mathewc6820d12016-05-09 17:49:55 +010028#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
29#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010030#define MPIDR_AFFINITY_BITS U(8)
31#define MPIDR_AFFLVL_MASK U(0xff)
32#define MPIDR_AFFLVL_SHIFT U(3)
33#define MPIDR_AFF0_SHIFT U(0)
34#define MPIDR_AFF1_SHIFT U(8)
35#define MPIDR_AFF2_SHIFT U(16)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000036#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010037#define MPIDR_AFFINITY_MASK U(0x00ffffff)
38#define MPIDR_AFFLVL0 U(0)
39#define MPIDR_AFFLVL1 U(1)
40#define MPIDR_AFFLVL2 U(2)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000041#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
Soby Mathewc6820d12016-05-09 17:49:55 +010042
43#define MPIDR_AFFLVL0_VAL(mpidr) \
44 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
45#define MPIDR_AFFLVL1_VAL(mpidr) \
46 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
47#define MPIDR_AFFLVL2_VAL(mpidr) \
48 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010049#define MPIDR_AFFLVL3_VAL(mpidr) U(0)
Soby Mathewc6820d12016-05-09 17:49:55 +010050
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000051#define MPIDR_AFF_ID(mpid, n) \
52 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
53
54#define MPID_MASK (MPIDR_MT_MASK |\
55 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT)|\
56 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT)|\
57 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
58
59/*
60 * An invalid MPID. This value can be used by functions that return an MPID to
61 * indicate an error.
62 */
63#define INVALID_MPID U(0xFFFFFFFF)
64
Soby Mathewc6820d12016-05-09 17:49:55 +010065/*
66 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
67 * add one while using this macro to define array sizes.
68 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010069#define MPIDR_MAX_AFFLVL U(2)
Soby Mathewc6820d12016-05-09 17:49:55 +010070
71/* Data Cache set/way op type defines */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010072#define DC_OP_ISW U(0x0)
73#define DC_OP_CISW U(0x1)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000074#if ERRATA_A53_827319
75#define DC_OP_CSW DC_OP_CISW
76#else
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010077#define DC_OP_CSW U(0x2)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +000078#endif
Soby Mathewc6820d12016-05-09 17:49:55 +010079
80/*******************************************************************************
81 * Generic timer memory mapped registers & offsets
82 ******************************************************************************/
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010083#define CNTCR_OFF U(0x000)
Yann Gautier007d7452019-04-17 13:47:07 +020084/* Counter Count Value Lower register */
85#define CNTCVL_OFF U(0x008)
86/* Counter Count Value Upper register */
87#define CNTCVU_OFF U(0x00C)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010088#define CNTFID_OFF U(0x020)
Soby Mathewc6820d12016-05-09 17:49:55 +010089
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010090#define CNTCR_EN (U(1) << 0)
91#define CNTCR_HDBG (U(1) << 1)
Soby Mathewc6820d12016-05-09 17:49:55 +010092#define CNTCR_FCREQ(x) ((x) << 8)
93
94/*******************************************************************************
95 * System register bit definitions
96 ******************************************************************************/
97/* CLIDR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +010098#define LOUIS_SHIFT U(21)
99#define LOC_SHIFT U(24)
100#define CLIDR_FIELD_WIDTH U(3)
Soby Mathewc6820d12016-05-09 17:49:55 +0100101
102/* CSSELR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100103#define LEVEL_SHIFT U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100104
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100105/* ID_DFR0_EL1 definitions */
106#define ID_DFR0_COPTRC_SHIFT U(12)
107#define ID_DFR0_COPTRC_MASK U(0xf)
108#define ID_DFR0_COPTRC_SUPPORTED U(1)
109#define ID_DFR0_COPTRC_LENGTH U(4)
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100110#define ID_DFR0_TRACEFILT_SHIFT U(28)
111#define ID_DFR0_TRACEFILT_MASK U(0xf)
112#define ID_DFR0_TRACEFILT_SUPPORTED U(1)
113#define ID_DFR0_TRACEFILT_LENGTH U(4)
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100114
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000115/* ID_DFR1_EL1 definitions */
116#define ID_DFR1_MTPMU_SHIFT U(0)
117#define ID_DFR1_MTPMU_MASK U(0xf)
118#define ID_DFR1_MTPMU_SUPPORTED U(1)
119
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000120/* ID_MMFR4 definitions */
121#define ID_MMFR4_CNP_SHIFT U(12)
122#define ID_MMFR4_CNP_LENGTH U(4)
123#define ID_MMFR4_CNP_MASK U(0xf)
124
125/* ID_PFR0 definitions */
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100126#define ID_PFR0_AMU_SHIFT U(20)
127#define ID_PFR0_AMU_LENGTH U(4)
128#define ID_PFR0_AMU_MASK U(0xf)
johpow01fa59c6f2020-10-02 13:41:11 -0500129#define ID_PFR0_AMU_NOT_SUPPORTED U(0x0)
130#define ID_PFR0_AMU_V1 U(0x1)
131#define ID_PFR0_AMU_V1P1 U(0x2)
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100132
Sathees Balya0911df12018-12-06 13:33:24 +0000133#define ID_PFR0_DIT_SHIFT U(24)
134#define ID_PFR0_DIT_LENGTH U(4)
135#define ID_PFR0_DIT_MASK U(0xf)
136#define ID_PFR0_DIT_SUPPORTED (U(1) << ID_PFR0_DIT_SHIFT)
137
Soby Mathewc6820d12016-05-09 17:49:55 +0100138/* ID_PFR1 definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100139#define ID_PFR1_VIRTEXT_SHIFT U(12)
140#define ID_PFR1_VIRTEXT_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100141#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
142 & ID_PFR1_VIRTEXT_MASK)
Antonio Nino Diazd29d21e2019-02-06 09:23:04 +0000143#define ID_PFR1_GENTIMER_SHIFT U(16)
144#define ID_PFR1_GENTIMER_MASK U(0xf)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100145#define ID_PFR1_GIC_SHIFT U(28)
146#define ID_PFR1_GIC_MASK U(0xf)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000147#define ID_PFR1_SEC_SHIFT U(4)
148#define ID_PFR1_SEC_MASK U(0xf)
149#define ID_PFR1_ELx_ENABLED U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100150
151/* SCTLR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100152#define SCTLR_RES1_DEF ((U(1) << 23) | (U(1) << 22) | (U(1) << 4) | \
153 (U(1) << 3))
Etienne Carriere70a004b2017-11-05 22:56:03 +0100154#if ARM_ARCH_MAJOR == 7
155#define SCTLR_RES1 SCTLR_RES1_DEF
156#else
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100157#define SCTLR_RES1 (SCTLR_RES1_DEF | (U(1) << 11))
Etienne Carriere70a004b2017-11-05 22:56:03 +0100158#endif
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100159#define SCTLR_M_BIT (U(1) << 0)
160#define SCTLR_A_BIT (U(1) << 1)
161#define SCTLR_C_BIT (U(1) << 2)
162#define SCTLR_CP15BEN_BIT (U(1) << 5)
163#define SCTLR_ITD_BIT (U(1) << 7)
164#define SCTLR_Z_BIT (U(1) << 11)
165#define SCTLR_I_BIT (U(1) << 12)
166#define SCTLR_V_BIT (U(1) << 13)
167#define SCTLR_RR_BIT (U(1) << 14)
168#define SCTLR_NTWI_BIT (U(1) << 16)
169#define SCTLR_NTWE_BIT (U(1) << 18)
170#define SCTLR_WXN_BIT (U(1) << 19)
171#define SCTLR_UWXN_BIT (U(1) << 20)
172#define SCTLR_EE_BIT (U(1) << 25)
173#define SCTLR_TRE_BIT (U(1) << 28)
174#define SCTLR_AFE_BIT (U(1) << 29)
175#define SCTLR_TE_BIT (U(1) << 30)
Jeenu Viswambharanaa00aff2018-11-15 11:38:03 +0000176#define SCTLR_DSSBS_BIT (U(1) << 31)
David Cunadofee86532017-04-13 22:38:29 +0100177#define SCTLR_RESET_VAL (SCTLR_RES1 | SCTLR_NTWE_BIT | \
178 SCTLR_NTWI_BIT | SCTLR_CP15BEN_BIT)
Soby Mathewc6820d12016-05-09 17:49:55 +0100179
dp-arm595d0d52017-02-08 11:51:50 +0000180/* SDCR definitions */
181#define SDCR_SPD(x) ((x) << 14)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100182#define SDCR_SPD_LEGACY U(0x0)
183#define SDCR_SPD_DISABLE U(0x2)
184#define SDCR_SPD_ENABLE U(0x3)
Antonio Nino Diaz3fbd3f52019-02-18 16:55:43 +0000185#define SDCR_SCCD_BIT (U(1) << 23)
Manish V Badarkhe8ce33942021-07-18 02:26:27 +0100186#define SDCR_TTRF_BIT (U(1) << 19)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100187#define SDCR_SPME_BIT (U(1) << 17)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100188#define SDCR_RESET_VAL U(0x0)
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000189#define SDCR_MTPME_BIT (U(1) << 28)
dp-arm595d0d52017-02-08 11:51:50 +0000190
Soby Mathewc6820d12016-05-09 17:49:55 +0100191/* HSCTLR definitions */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000192#define HSCTLR_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100193 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
194 (U(1) << 11) | (U(1) << 4) | (U(1) << 3))
195
196#define HSCTLR_M_BIT (U(1) << 0)
197#define HSCTLR_A_BIT (U(1) << 1)
198#define HSCTLR_C_BIT (U(1) << 2)
199#define HSCTLR_CP15BEN_BIT (U(1) << 5)
200#define HSCTLR_ITD_BIT (U(1) << 7)
201#define HSCTLR_SED_BIT (U(1) << 8)
202#define HSCTLR_I_BIT (U(1) << 12)
203#define HSCTLR_WXN_BIT (U(1) << 19)
204#define HSCTLR_EE_BIT (U(1) << 25)
205#define HSCTLR_TE_BIT (U(1) << 30)
Soby Mathewc6820d12016-05-09 17:49:55 +0100206
207/* CPACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100208#define CPACR_FPEN(x) ((x) << 20)
Jimmy Brissoned202072020-08-04 16:18:52 -0500209#define CPACR_FP_TRAP_PL0 UL(0x1)
210#define CPACR_FP_TRAP_ALL UL(0x2)
211#define CPACR_FP_TRAP_NONE UL(0x3)
Soby Mathewc6820d12016-05-09 17:49:55 +0100212
213/* SCR definitions */
Jimmy Brissoned202072020-08-04 16:18:52 -0500214#define SCR_TWE_BIT (UL(1) << 13)
215#define SCR_TWI_BIT (UL(1) << 12)
216#define SCR_SIF_BIT (UL(1) << 9)
217#define SCR_HCE_BIT (UL(1) << 8)
218#define SCR_SCD_BIT (UL(1) << 7)
219#define SCR_NET_BIT (UL(1) << 6)
220#define SCR_AW_BIT (UL(1) << 5)
221#define SCR_FW_BIT (UL(1) << 4)
222#define SCR_EA_BIT (UL(1) << 3)
223#define SCR_FIQ_BIT (UL(1) << 2)
224#define SCR_IRQ_BIT (UL(1) << 1)
225#define SCR_NS_BIT (UL(1) << 0)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100226#define SCR_VALID_BIT_MASK U(0x33ff)
227#define SCR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100228
229#define GET_NS_BIT(scr) ((scr) & SCR_NS_BIT)
230
231/* HCR definitions */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000232#define HCR_TGE_BIT (U(1) << 27)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100233#define HCR_AMO_BIT (U(1) << 5)
234#define HCR_IMO_BIT (U(1) << 4)
235#define HCR_FMO_BIT (U(1) << 3)
236#define HCR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100237
238/* CNTHCTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100239#define CNTHCTL_RESET_VAL U(0x0)
240#define PL1PCEN_BIT (U(1) << 1)
241#define PL1PCTEN_BIT (U(1) << 0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100242
243/* CNTKCTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100244#define PL0PTEN_BIT (U(1) << 9)
245#define PL0VTEN_BIT (U(1) << 8)
246#define PL0PCTEN_BIT (U(1) << 0)
247#define PL0VCTEN_BIT (U(1) << 1)
248#define EVNTEN_BIT (U(1) << 2)
249#define EVNTDIR_BIT (U(1) << 3)
250#define EVNTI_SHIFT U(4)
251#define EVNTI_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100252
253/* HCPTR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100254#define HCPTR_RES1 ((U(1) << 13) | (U(1) << 12) | U(0x3ff))
255#define TCPAC_BIT (U(1) << 31)
Chris Kaya5fde282021-05-26 11:58:23 +0100256#define TAM_SHIFT U(30)
257#define TAM_BIT (U(1) << TAM_SHIFT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100258#define TTA_BIT (U(1) << 20)
Sandrine Bailleux6061c452018-07-13 10:04:12 +0200259#define TCP11_BIT (U(1) << 11)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100260#define TCP10_BIT (U(1) << 10)
David Cunadofee86532017-04-13 22:38:29 +0100261#define HCPTR_RESET_VAL HCPTR_RES1
262
263/* VTTBR defintions */
264#define VTTBR_RESET_VAL ULL(0x0)
265#define VTTBR_VMID_MASK ULL(0xff)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100266#define VTTBR_VMID_SHIFT U(48)
267#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
268#define VTTBR_BADDR_SHIFT U(0)
David Cunadofee86532017-04-13 22:38:29 +0100269
270/* HDCR definitions */
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000271#define HDCR_MTPME_BIT (U(1) << 28)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100272#define HDCR_HLP_BIT (U(1) << 26)
273#define HDCR_HPME_BIT (U(1) << 7)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100274#define HDCR_RESET_VAL U(0x0)
David Cunadofee86532017-04-13 22:38:29 +0100275
276/* HSTR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100277#define HSTR_RESET_VAL U(0x0)
David Cunadofee86532017-04-13 22:38:29 +0100278
279/* CNTHP_CTL definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100280#define CNTHP_CTL_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100281
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000282/* NSACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100283#define NSASEDIS_BIT (U(1) << 15)
284#define NSTRCDIS_BIT (U(1) << 20)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100285#define NSACR_CP11_BIT (U(1) << 11)
286#define NSACR_CP10_BIT (U(1) << 10)
287#define NSACR_IMP_DEF_MASK (U(0x7) << 16)
David Cunadofee86532017-04-13 22:38:29 +0100288#define NSACR_ENABLE_FP_ACCESS (NSACR_CP11_BIT | NSACR_CP10_BIT)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100289#define NSACR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100290
291/* CPACR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100292#define ASEDIS_BIT (U(1) << 31)
293#define TRCDIS_BIT (U(1) << 28)
294#define CPACR_CP11_SHIFT U(22)
295#define CPACR_CP10_SHIFT U(20)
296#define CPACR_ENABLE_FP_ACCESS ((U(0x3) << CPACR_CP11_SHIFT) |\
297 (U(0x3) << CPACR_CP10_SHIFT))
298#define CPACR_RESET_VAL U(0x0)
Soby Mathewc6820d12016-05-09 17:49:55 +0100299
300/* FPEXC definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100301#define FPEXC_RES1 ((U(1) << 10) | (U(1) << 9) | (U(1) << 8))
302#define FPEXC_EN_BIT (U(1) << 30)
David Cunadofee86532017-04-13 22:38:29 +0100303#define FPEXC_RESET_VAL FPEXC_RES1
Soby Mathewc6820d12016-05-09 17:49:55 +0100304
305/* SPSR/CPSR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100306#define SPSR_FIQ_BIT (U(1) << 0)
307#define SPSR_IRQ_BIT (U(1) << 1)
308#define SPSR_ABT_BIT (U(1) << 2)
309#define SPSR_AIF_SHIFT U(6)
310#define SPSR_AIF_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100311
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100312#define SPSR_E_SHIFT U(9)
313#define SPSR_E_MASK U(0x1)
314#define SPSR_E_LITTLE U(0)
315#define SPSR_E_BIG U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100316
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100317#define SPSR_T_SHIFT U(5)
318#define SPSR_T_MASK U(0x1)
319#define SPSR_T_ARM U(0)
320#define SPSR_T_THUMB U(1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100321
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100322#define SPSR_MODE_SHIFT U(0)
323#define SPSR_MODE_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100324
John Tsichritzis55534172019-07-23 11:12:41 +0100325#define SPSR_SSBS_BIT BIT_32(23)
326
Soby Mathewc6820d12016-05-09 17:49:55 +0100327#define DISABLE_ALL_EXCEPTIONS \
328 (SPSR_FIQ_BIT | SPSR_IRQ_BIT | SPSR_ABT_BIT)
329
Sathees Balya0911df12018-12-06 13:33:24 +0000330#define CPSR_DIT_BIT (U(1) << 21)
Soby Mathewc6820d12016-05-09 17:49:55 +0100331/*
332 * TTBCR definitions
333 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100334#define TTBCR_EAE_BIT (U(1) << 31)
Soby Mathewc6820d12016-05-09 17:49:55 +0100335
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100336#define TTBCR_SH1_NON_SHAREABLE (U(0x0) << 28)
337#define TTBCR_SH1_OUTER_SHAREABLE (U(0x2) << 28)
338#define TTBCR_SH1_INNER_SHAREABLE (U(0x3) << 28)
Soby Mathewc6820d12016-05-09 17:49:55 +0100339
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100340#define TTBCR_RGN1_OUTER_NC (U(0x0) << 26)
341#define TTBCR_RGN1_OUTER_WBA (U(0x1) << 26)
342#define TTBCR_RGN1_OUTER_WT (U(0x2) << 26)
343#define TTBCR_RGN1_OUTER_WBNA (U(0x3) << 26)
Soby Mathewc6820d12016-05-09 17:49:55 +0100344
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100345#define TTBCR_RGN1_INNER_NC (U(0x0) << 24)
346#define TTBCR_RGN1_INNER_WBA (U(0x1) << 24)
347#define TTBCR_RGN1_INNER_WT (U(0x2) << 24)
348#define TTBCR_RGN1_INNER_WBNA (U(0x3) << 24)
Soby Mathewc6820d12016-05-09 17:49:55 +0100349
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100350#define TTBCR_EPD1_BIT (U(1) << 23)
351#define TTBCR_A1_BIT (U(1) << 22)
Soby Mathewc6820d12016-05-09 17:49:55 +0100352
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100353#define TTBCR_T1SZ_SHIFT U(16)
354#define TTBCR_T1SZ_MASK U(0x7)
355#define TTBCR_TxSZ_MIN U(0)
356#define TTBCR_TxSZ_MAX U(7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100357
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100358#define TTBCR_SH0_NON_SHAREABLE (U(0x0) << 12)
359#define TTBCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
360#define TTBCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
Soby Mathewc6820d12016-05-09 17:49:55 +0100361
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100362#define TTBCR_RGN0_OUTER_NC (U(0x0) << 10)
363#define TTBCR_RGN0_OUTER_WBA (U(0x1) << 10)
364#define TTBCR_RGN0_OUTER_WT (U(0x2) << 10)
365#define TTBCR_RGN0_OUTER_WBNA (U(0x3) << 10)
Soby Mathewc6820d12016-05-09 17:49:55 +0100366
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100367#define TTBCR_RGN0_INNER_NC (U(0x0) << 8)
368#define TTBCR_RGN0_INNER_WBA (U(0x1) << 8)
369#define TTBCR_RGN0_INNER_WT (U(0x2) << 8)
370#define TTBCR_RGN0_INNER_WBNA (U(0x3) << 8)
Soby Mathewc6820d12016-05-09 17:49:55 +0100371
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100372#define TTBCR_EPD0_BIT (U(1) << 7)
373#define TTBCR_T0SZ_SHIFT U(0)
374#define TTBCR_T0SZ_MASK U(0x7)
Soby Mathewc6820d12016-05-09 17:49:55 +0100375
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100376/*
377 * HTCR definitions
378 */
379#define HTCR_RES1 ((U(1) << 31) | (U(1) << 23))
380
381#define HTCR_SH0_NON_SHAREABLE (U(0x0) << 12)
382#define HTCR_SH0_OUTER_SHAREABLE (U(0x2) << 12)
383#define HTCR_SH0_INNER_SHAREABLE (U(0x3) << 12)
384
385#define HTCR_RGN0_OUTER_NC (U(0x0) << 10)
386#define HTCR_RGN0_OUTER_WBA (U(0x1) << 10)
387#define HTCR_RGN0_OUTER_WT (U(0x2) << 10)
388#define HTCR_RGN0_OUTER_WBNA (U(0x3) << 10)
389
390#define HTCR_RGN0_INNER_NC (U(0x0) << 8)
391#define HTCR_RGN0_INNER_WBA (U(0x1) << 8)
392#define HTCR_RGN0_INNER_WT (U(0x2) << 8)
393#define HTCR_RGN0_INNER_WBNA (U(0x3) << 8)
394
395#define HTCR_T0SZ_SHIFT U(0)
396#define HTCR_T0SZ_MASK U(0x7)
397
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100398#define MODE_RW_SHIFT U(0x4)
399#define MODE_RW_MASK U(0x1)
400#define MODE_RW_32 U(0x1)
Soby Mathewc6820d12016-05-09 17:49:55 +0100401
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100402#define MODE32_SHIFT U(0)
403#define MODE32_MASK U(0x1f)
404#define MODE32_usr U(0x10)
405#define MODE32_fiq U(0x11)
406#define MODE32_irq U(0x12)
407#define MODE32_svc U(0x13)
408#define MODE32_mon U(0x16)
409#define MODE32_abt U(0x17)
410#define MODE32_hyp U(0x1a)
411#define MODE32_und U(0x1b)
412#define MODE32_sys U(0x1f)
Soby Mathewc6820d12016-05-09 17:49:55 +0100413
414#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
415
John Powella5c66362020-03-20 14:21:05 -0500416#define SPSR_MODE32(mode, isa, endian, aif) \
417( \
418 ( \
419 (MODE_RW_32 << MODE_RW_SHIFT) | \
420 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
421 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
422 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
423 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT) \
424 ) & \
425 (~(SPSR_SSBS_BIT)) \
426)
Soby Mathewc6820d12016-05-09 17:49:55 +0100427
428/*
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100429 * TTBR definitions
430 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100431#define TTBR_CNP_BIT ULL(0x1)
Isla Mitchellc4a1a072017-08-07 11:20:13 +0100432
433/*
Soby Mathewc6820d12016-05-09 17:49:55 +0100434 * CTR definitions
435 */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100436#define CTR_CWG_SHIFT U(24)
437#define CTR_CWG_MASK U(0xf)
438#define CTR_ERG_SHIFT U(20)
439#define CTR_ERG_MASK U(0xf)
440#define CTR_DMINLINE_SHIFT U(16)
441#define CTR_DMINLINE_WIDTH U(4)
442#define CTR_DMINLINE_MASK ((U(1) << 4) - U(1))
443#define CTR_L1IP_SHIFT U(14)
444#define CTR_L1IP_MASK U(0x3)
445#define CTR_IMINLINE_SHIFT U(0)
446#define CTR_IMINLINE_MASK U(0xf)
Soby Mathewc6820d12016-05-09 17:49:55 +0100447
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100448#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
Soby Mathewc6820d12016-05-09 17:49:55 +0100449
David Cunado5f55e282016-10-31 17:37:34 +0000450/* PMCR definitions */
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100451#define PMCR_N_SHIFT U(11)
452#define PMCR_N_MASK U(0x1f)
David Cunado5f55e282016-10-31 17:37:34 +0000453#define PMCR_N_BITS (PMCR_N_MASK << PMCR_N_SHIFT)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100454#define PMCR_LP_BIT (U(1) << 7)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100455#define PMCR_LC_BIT (U(1) << 6)
456#define PMCR_DP_BIT (U(1) << 5)
Alexei Fedorov9074dea2019-08-20 15:22:44 +0100457#define PMCR_RESET_VAL U(0x0)
David Cunado5f55e282016-10-31 17:37:34 +0000458
Soby Mathewc6820d12016-05-09 17:49:55 +0100459/*******************************************************************************
Antonio Nino Diazac998032017-02-27 17:23:54 +0000460 * Definitions of register offsets, fields and macros for CPU system
461 * instructions.
462 ******************************************************************************/
463
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100464#define TLBI_ADDR_SHIFT U(0)
465#define TLBI_ADDR_MASK U(0xFFFFF000)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000466#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
467
468/*******************************************************************************
Soby Mathewc6820d12016-05-09 17:49:55 +0100469 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
470 * system level implementation of the Generic Timer.
471 ******************************************************************************/
Soby Mathew2d9f7952018-06-11 16:21:30 +0100472#define CNTCTLBASE_CNTFRQ U(0x0)
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100473#define CNTNSAR U(0x4)
Soby Mathewc6820d12016-05-09 17:49:55 +0100474#define CNTNSAR_NS_SHIFT(x) (x)
475
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100476#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
477#define CNTACR_RPCT_SHIFT U(0x0)
478#define CNTACR_RVCT_SHIFT U(0x1)
479#define CNTACR_RFRQ_SHIFT U(0x2)
480#define CNTACR_RVOFF_SHIFT U(0x3)
481#define CNTACR_RWVT_SHIFT U(0x4)
482#define CNTACR_RWPT_SHIFT U(0x5)
Soby Mathewc6820d12016-05-09 17:49:55 +0100483
Soby Mathew2d9f7952018-06-11 16:21:30 +0100484/*******************************************************************************
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000485 * Definitions of register offsets and fields in the CNTBaseN Frame of the
Soby Mathew2d9f7952018-06-11 16:21:30 +0100486 * system level implementation of the Generic Timer.
487 ******************************************************************************/
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000488/* Physical Count register. */
489#define CNTPCT_LO U(0x0)
490/* Counter Frequency register. */
491#define CNTBASEN_CNTFRQ U(0x10)
492/* Physical Timer CompareValue register. */
493#define CNTP_CVAL_LO U(0x20)
494/* Physical Timer Control register. */
495#define CNTP_CTL U(0x2c)
496
497/* Physical timer control register bit fields shifts and masks */
498#define CNTP_CTL_ENABLE_SHIFT 0
499#define CNTP_CTL_IMASK_SHIFT 1
500#define CNTP_CTL_ISTATUS_SHIFT 2
501
502#define CNTP_CTL_ENABLE_MASK U(1)
503#define CNTP_CTL_IMASK_MASK U(1)
504#define CNTP_CTL_ISTATUS_MASK U(1)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100505
Soby Mathewc6820d12016-05-09 17:49:55 +0100506/* MAIR macros */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000507#define MAIR0_ATTR_SET(attr, index) ((attr) << ((index) << U(3)))
508#define MAIR1_ATTR_SET(attr, index) ((attr) << (((index) - U(3)) << U(3)))
Soby Mathewc6820d12016-05-09 17:49:55 +0100509
510/* System register defines The format is: coproc, opt1, CRn, CRm, opt2 */
511#define SCR p15, 0, c1, c1, 0
512#define SCTLR p15, 0, c1, c0, 0
Etienne Carriere70a004b2017-11-05 22:56:03 +0100513#define ACTLR p15, 0, c1, c0, 1
dp-arm595d0d52017-02-08 11:51:50 +0000514#define SDCR p15, 0, c1, c3, 1
Soby Mathewc6820d12016-05-09 17:49:55 +0100515#define MPIDR p15, 0, c0, c0, 5
516#define MIDR p15, 0, c0, c0, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000517#define HVBAR p15, 4, c12, c0, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100518#define VBAR p15, 0, c12, c0, 0
519#define MVBAR p15, 0, c12, c0, 1
520#define NSACR p15, 0, c1, c1, 2
521#define CPACR p15, 0, c1, c0, 2
522#define DCCIMVAC p15, 0, c7, c14, 1
523#define DCCMVAC p15, 0, c7, c10, 1
524#define DCIMVAC p15, 0, c7, c6, 1
525#define DCCISW p15, 0, c7, c14, 2
526#define DCCSW p15, 0, c7, c10, 2
527#define DCISW p15, 0, c7, c6, 2
528#define CTR p15, 0, c0, c0, 1
529#define CNTFRQ p15, 0, c14, c0, 0
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000530#define ID_MMFR4 p15, 0, c0, c2, 6
Manish V Badarkhef7ee0642021-07-07 16:27:10 +0100531#define ID_DFR0 p15, 0, c0, c1, 2
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000532#define ID_DFR1 p15, 0, c0, c3, 5
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100533#define ID_PFR0 p15, 0, c0, c1, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100534#define ID_PFR1 p15, 0, c0, c1, 1
535#define MAIR0 p15, 0, c10, c2, 0
536#define MAIR1 p15, 0, c10, c2, 1
537#define TTBCR p15, 0, c2, c0, 2
538#define TTBR0 p15, 0, c2, c0, 0
539#define TTBR1 p15, 0, c2, c0, 1
540#define TLBIALL p15, 0, c8, c7, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000541#define TLBIALLH p15, 4, c8, c7, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100542#define TLBIALLIS p15, 0, c8, c3, 0
543#define TLBIMVA p15, 0, c8, c7, 1
544#define TLBIMVAA p15, 0, c8, c7, 3
Antonio Nino Diazac998032017-02-27 17:23:54 +0000545#define TLBIMVAAIS p15, 0, c8, c3, 3
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100546#define TLBIMVAHIS p15, 4, c8, c3, 1
Antonio Nino Diazac998032017-02-27 17:23:54 +0000547#define BPIALLIS p15, 0, c7, c1, 6
Dimitris Papastamos0a4cded2018-01-02 11:37:02 +0000548#define BPIALL p15, 0, c7, c5, 6
549#define ICIALLU p15, 0, c7, c5, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100550#define HSCTLR p15, 4, c1, c0, 0
551#define HCR p15, 4, c1, c1, 0
552#define HCPTR p15, 4, c1, c1, 2
David Cunadofee86532017-04-13 22:38:29 +0100553#define HSTR p15, 4, c1, c1, 3
Soby Mathewc6820d12016-05-09 17:49:55 +0100554#define CNTHCTL p15, 4, c14, c1, 0
Yatharth Kochar2694cba2016-11-14 12:00:41 +0000555#define CNTKCTL p15, 0, c14, c1, 0
Soby Mathewc6820d12016-05-09 17:49:55 +0100556#define VPIDR p15, 4, c0, c0, 0
557#define VMPIDR p15, 4, c0, c0, 5
558#define ISR p15, 0, c12, c1, 0
559#define CLIDR p15, 1, c0, c0, 1
560#define CSSELR p15, 2, c0, c0, 0
561#define CCSIDR p15, 1, c0, c0, 0
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100562#define HTCR p15, 4, c2, c0, 2
563#define HMAIR0 p15, 4, c10, c2, 0
Douglas Raillard77414632018-08-21 12:54:45 +0100564#define ATS1CPR p15, 0, c7, c8, 0
565#define ATS1HR p15, 4, c7, c8, 0
Yatharth Kochara9f776c2016-11-10 16:17:51 +0000566#define DBGOSDLR p14, 0, c1, c3, 4
Soby Mathewc6820d12016-05-09 17:49:55 +0100567
David Cunado5f55e282016-10-31 17:37:34 +0000568/* Debug register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
569#define HDCR p15, 4, c1, c1, 1
David Cunado5f55e282016-10-31 17:37:34 +0000570#define PMCR p15, 0, c9, c12, 0
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000571#define CNTHP_TVAL p15, 4, c14, c2, 0
David Cunadoc14b08e2016-11-25 00:21:59 +0000572#define CNTHP_CTL p15, 4, c14, c2, 1
David Cunado5f55e282016-10-31 17:37:34 +0000573
Etienne Carriere70a004b2017-11-05 22:56:03 +0100574/* AArch32 coproc registers for 32bit MMU descriptor support */
575#define PRRR p15, 0, c10, c2, 0
576#define NMRR p15, 0, c10, c2, 1
577#define DACR p15, 0, c3, c0, 0
578
Soby Mathewc6820d12016-05-09 17:49:55 +0100579/* GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRn, CRm, opt2 */
580#define ICC_IAR1 p15, 0, c12, c12, 0
581#define ICC_IAR0 p15, 0, c12, c8, 0
582#define ICC_EOIR1 p15, 0, c12, c12, 1
583#define ICC_EOIR0 p15, 0, c12, c8, 1
584#define ICC_HPPIR1 p15, 0, c12, c12, 2
585#define ICC_HPPIR0 p15, 0, c12, c8, 2
586#define ICC_BPR1 p15, 0, c12, c12, 3
587#define ICC_BPR0 p15, 0, c12, c8, 3
588#define ICC_DIR p15, 0, c12, c11, 1
589#define ICC_PMR p15, 0, c4, c6, 0
590#define ICC_RPR p15, 0, c12, c11, 3
591#define ICC_CTLR p15, 0, c12, c12, 4
592#define ICC_MCTLR p15, 6, c12, c12, 4
593#define ICC_SRE p15, 0, c12, c12, 5
594#define ICC_HSRE p15, 4, c12, c9, 5
595#define ICC_MSRE p15, 6, c12, c12, 5
596#define ICC_IGRPEN0 p15, 0, c12, c12, 6
597#define ICC_IGRPEN1 p15, 0, c12, c12, 7
598#define ICC_MGRPEN1 p15, 6, c12, c12, 7
599
600/* 64 bit system register defines The format is: coproc, opt1, CRm */
601#define TTBR0_64 p15, 0, c2
602#define TTBR1_64 p15, 1, c2
603#define CNTVOFF_64 p15, 4, c14
604#define VTTBR_64 p15, 6, c2
605#define CNTPCT_64 p15, 0, c14
Antonio Nino Diaz128de8d2018-08-07 19:59:49 +0100606#define HTTBR_64 p15, 4, c2
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000607#define CNTHP_CVAL_64 p15, 6, c14
Douglas Raillard77414632018-08-21 12:54:45 +0100608#define PAR_64 p15, 0, c7
Soby Mathewc6820d12016-05-09 17:49:55 +0100609
610/* 64 bit GICv3 CPU Interface system register defines. The format is: coproc, opt1, CRm */
611#define ICC_SGI1R_EL1_64 p15, 0, c12
612#define ICC_ASGI1R_EL1_64 p15, 1, c12
613#define ICC_SGI0R_EL1_64 p15, 2, c12
614
Isla Mitchell02c63072017-07-21 14:44:36 +0100615/*******************************************************************************
616 * Definitions of MAIR encodings for device and normal memory
617 ******************************************************************************/
618/*
619 * MAIR encodings for device memory attributes.
620 */
621#define MAIR_DEV_nGnRnE U(0x0)
622#define MAIR_DEV_nGnRE U(0x4)
623#define MAIR_DEV_nGRE U(0x8)
624#define MAIR_DEV_GRE U(0xc)
625
626/*
627 * MAIR encodings for normal memory attributes.
628 *
629 * Cache Policy
630 * WT: Write Through
631 * WB: Write Back
632 * NC: Non-Cacheable
633 *
634 * Transient Hint
635 * NTR: Non-Transient
636 * TR: Transient
637 *
638 * Allocation Policy
639 * RA: Read Allocate
640 * WA: Write Allocate
641 * RWA: Read and Write Allocate
642 * NA: No Allocation
643 */
644#define MAIR_NORM_WT_TR_WA U(0x1)
645#define MAIR_NORM_WT_TR_RA U(0x2)
646#define MAIR_NORM_WT_TR_RWA U(0x3)
647#define MAIR_NORM_NC U(0x4)
648#define MAIR_NORM_WB_TR_WA U(0x5)
649#define MAIR_NORM_WB_TR_RA U(0x6)
650#define MAIR_NORM_WB_TR_RWA U(0x7)
651#define MAIR_NORM_WT_NTR_NA U(0x8)
652#define MAIR_NORM_WT_NTR_WA U(0x9)
653#define MAIR_NORM_WT_NTR_RA U(0xa)
654#define MAIR_NORM_WT_NTR_RWA U(0xb)
655#define MAIR_NORM_WB_NTR_NA U(0xc)
656#define MAIR_NORM_WB_NTR_WA U(0xd)
657#define MAIR_NORM_WB_NTR_RA U(0xe)
658#define MAIR_NORM_WB_NTR_RWA U(0xf)
659
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100660#define MAIR_NORM_OUTER_SHIFT U(4)
Isla Mitchell02c63072017-07-21 14:44:36 +0100661
Antonio Nino Diaza3fbeaa2018-07-12 13:23:59 +0100662#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
663 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Isla Mitchell02c63072017-07-21 14:44:36 +0100664
Douglas Raillard77414632018-08-21 12:54:45 +0100665/* PAR fields */
666#define PAR_F_SHIFT U(0)
667#define PAR_F_MASK ULL(0x1)
668#define PAR_ADDR_SHIFT U(12)
Yann Gautier812c3252018-09-20 15:48:52 +0200669#define PAR_ADDR_MASK (BIT_64(40) - ULL(1)) /* 40-bits-wide page address */
Douglas Raillard77414632018-08-21 12:54:45 +0100670
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100671/*******************************************************************************
johpow01fa59c6f2020-10-02 13:41:11 -0500672 * Definitions for system register interface to AMU for FEAT_AMUv1
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100673 ******************************************************************************/
674#define AMCR p15, 0, c13, c2, 0
675#define AMCFGR p15, 0, c13, c2, 1
676#define AMCGCR p15, 0, c13, c2, 2
677#define AMUSERENR p15, 0, c13, c2, 3
678#define AMCNTENCLR0 p15, 0, c13, c2, 4
679#define AMCNTENSET0 p15, 0, c13, c2, 5
680#define AMCNTENCLR1 p15, 0, c13, c3, 0
Joel Hutton0dcdd8d2017-12-21 15:21:20 +0000681#define AMCNTENSET1 p15, 0, c13, c3, 1
Dimitris Papastamosdda48b02017-10-17 14:03:14 +0100682
683/* Activity Monitor Group 0 Event Counter Registers */
684#define AMEVCNTR00 p15, 0, c0
685#define AMEVCNTR01 p15, 1, c0
686#define AMEVCNTR02 p15, 2, c0
687#define AMEVCNTR03 p15, 3, c0
688
689/* Activity Monitor Group 0 Event Type Registers */
690#define AMEVTYPER00 p15, 0, c13, c6, 0
691#define AMEVTYPER01 p15, 0, c13, c6, 1
692#define AMEVTYPER02 p15, 0, c13, c6, 2
693#define AMEVTYPER03 p15, 0, c13, c6, 3
694
Joel Hutton2691bc62017-12-12 15:47:55 +0000695/* Activity Monitor Group 1 Event Counter Registers */
696#define AMEVCNTR10 p15, 0, c4
697#define AMEVCNTR11 p15, 1, c4
698#define AMEVCNTR12 p15, 2, c4
699#define AMEVCNTR13 p15, 3, c4
700#define AMEVCNTR14 p15, 4, c4
701#define AMEVCNTR15 p15, 5, c4
702#define AMEVCNTR16 p15, 6, c4
703#define AMEVCNTR17 p15, 7, c4
704#define AMEVCNTR18 p15, 0, c5
705#define AMEVCNTR19 p15, 1, c5
706#define AMEVCNTR1A p15, 2, c5
707#define AMEVCNTR1B p15, 3, c5
708#define AMEVCNTR1C p15, 4, c5
709#define AMEVCNTR1D p15, 5, c5
710#define AMEVCNTR1E p15, 6, c5
711#define AMEVCNTR1F p15, 7, c5
712
713/* Activity Monitor Group 1 Event Type Registers */
714#define AMEVTYPER10 p15, 0, c13, c14, 0
715#define AMEVTYPER11 p15, 0, c13, c14, 1
716#define AMEVTYPER12 p15, 0, c13, c14, 2
717#define AMEVTYPER13 p15, 0, c13, c14, 3
718#define AMEVTYPER14 p15, 0, c13, c14, 4
719#define AMEVTYPER15 p15, 0, c13, c14, 5
720#define AMEVTYPER16 p15, 0, c13, c14, 6
721#define AMEVTYPER17 p15, 0, c13, c14, 7
722#define AMEVTYPER18 p15, 0, c13, c15, 0
723#define AMEVTYPER19 p15, 0, c13, c15, 1
724#define AMEVTYPER1A p15, 0, c13, c15, 2
725#define AMEVTYPER1B p15, 0, c13, c15, 3
726#define AMEVTYPER1C p15, 0, c13, c15, 4
727#define AMEVTYPER1D p15, 0, c13, c15, 5
728#define AMEVTYPER1E p15, 0, c13, c15, 6
729#define AMEVTYPER1F p15, 0, c13, c15, 7
730
Chris Kaya5fde282021-05-26 11:58:23 +0100731/* AMCNTENSET0 definitions */
732#define AMCNTENSET0_Pn_SHIFT U(0)
733#define AMCNTENSET0_Pn_MASK U(0xffff)
734
735/* AMCNTENSET1 definitions */
736#define AMCNTENSET1_Pn_SHIFT U(0)
737#define AMCNTENSET1_Pn_MASK U(0xffff)
738
739/* AMCNTENCLR0 definitions */
740#define AMCNTENCLR0_Pn_SHIFT U(0)
741#define AMCNTENCLR0_Pn_MASK U(0xffff)
742
743/* AMCNTENCLR1 definitions */
744#define AMCNTENCLR1_Pn_SHIFT U(0)
745#define AMCNTENCLR1_Pn_MASK U(0xffff)
746
johpow01fa59c6f2020-10-02 13:41:11 -0500747/* AMCR definitions */
Chris Kaya5fde282021-05-26 11:58:23 +0100748#define AMCR_CG1RZ_SHIFT U(17)
749#define AMCR_CG1RZ_BIT (ULL(1) << AMCR_CG1RZ_SHIFT)
johpow01fa59c6f2020-10-02 13:41:11 -0500750
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100751/* AMCFGR definitions */
752#define AMCFGR_NCG_SHIFT U(28)
753#define AMCFGR_NCG_MASK U(0xf)
754#define AMCFGR_N_SHIFT U(0)
755#define AMCFGR_N_MASK U(0xff)
756
757/* AMCGCR definitions */
Chris Kaya40141d2021-05-25 12:33:18 +0100758#define AMCGCR_CG0NC_SHIFT U(0)
759#define AMCGCR_CG0NC_MASK U(0xff)
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100760#define AMCGCR_CG1NC_SHIFT U(8)
761#define AMCGCR_CG1NC_MASK U(0xff)
762
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500763/*******************************************************************************
764 * Definitions for DynamicIQ Shared Unit registers
765 ******************************************************************************/
766#define CLUSTERPWRDN p15, 0, c15, c3, 6
767
768/* CLUSTERPWRDN register definitions */
769#define DSU_CLUSTER_PWR_OFF 0
770#define DSU_CLUSTER_PWR_ON 1
771#define DSU_CLUSTER_PWR_MASK U(1)
772
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000773#endif /* ARCH_H */