blob: 12fa07f3c6ab151df7c61757fd52b90b4108f3fd [file] [log] [blame]
Nariman Poushinc703f902018-03-07 10:29:57 +00001/*
Aditya Angadi7b424ba2019-12-31 10:14:32 +05302 * Copyright (c) 2018-2020, ARM Limited and Contributors. All rights reserved.
Nariman Poushinc703f902018-03-07 10:29:57 +00003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef SGM_BASE_PLATFORM_DEF_H
8#define SGM_BASE_PLATFORM_DEF_H
Nariman Poushinc703f902018-03-07 10:29:57 +00009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <drivers/arm/tzc400.h>
11#include <drivers/arm/tzc_common.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000012#include <plat/arm/board/common/board_css_def.h>
13#include <plat/arm/board/common/v2m_def.h>
14#include <plat/arm/common/arm_def.h>
15#include <plat/arm/css/common/css_def.h>
16#include <plat/arm/soc/common/soc_css_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <plat/common/common_def.h>
18
Nariman Poushinc703f902018-03-07 10:29:57 +000019/* CPU topology */
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060020#define PLAT_ARM_CLUSTER_COUNT U(1)
21#define PLAT_ARM_CLUSTER_CORE_COUNT U(8)
Nariman Poushinc703f902018-03-07 10:29:57 +000022#define PLATFORM_CORE_COUNT PLAT_ARM_CLUSTER_CORE_COUNT
23
24#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
25#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
26 PLAT_ARM_CLUSTER_COUNT + \
27 PLATFORM_CORE_COUNT)
28
29/*
30 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
31 * terminology. On a GICv2 system or mode, the lists will be merged and treated
32 * as Group 0 interrupts.
33 */
34#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
35 CSS_G1S_IRQ_PROPS(grp), \
36 ARM_G1S_IRQ_PROPS(grp)
37
38#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
39
40/* GIC related constants */
41#define PLAT_ARM_GICD_BASE 0x30000000
42#define PLAT_ARM_GICR_BASE 0x300C0000
43#define PLAT_ARM_GICC_BASE 0x2c000000
44
45#define CSS_GIC_SIZE 0x00200000
46
47#define CSS_MAP_GIC_DEVICE MAP_REGION_FLAT( \
48 PLAT_ARM_GICD_BASE, \
49 CSS_GIC_SIZE, \
50 MT_DEVICE | MT_RW | MT_SECURE)
51
52/* Platform ID address */
53#define SSC_VERSION (SSC_REG_BASE + SSC_VERSION_OFFSET)
Julius Werner53456fc2019-07-09 13:49:11 -070054#ifndef __ASSEMBLER__
Nariman Poushinc703f902018-03-07 10:29:57 +000055/* SSC_VERSION related accessors */
56/* Returns the part number of the platform */
57#define GET_PLAT_PART_NUM \
58 GET_SSC_VERSION_PART_NUM(mmio_read_32(SSC_VERSION))
59/* Returns the configuration number of the platform */
60#define GET_PLAT_CONFIG_NUM \
61 GET_SSC_VERSION_CONFIG(mmio_read_32(SSC_VERSION))
Julius Werner53456fc2019-07-09 13:49:11 -070062#endif /* __ASSEMBLER__ */
Nariman Poushinc703f902018-03-07 10:29:57 +000063
64
65/*************************************************************************
66 * Definitions common to all SGM CSS based platforms
67 *************************************************************************/
68
69/* TZC-400 related constants */
70#define PLAT_ARM_TZC_BASE 0x2a500000
71#define TZC_NSAID_ALL_AP 0 /* Note: Same as default NSAID!! */
72#define TZC_NSAID_HDLCD0 2
73#define TZC_NSAID_HDLCD1 3
74#define TZC_NSAID_GPU 9
75#define TZC_NSAID_VIDEO 10
76#define TZC_NSAID_DISP0 11
77#define TZC_NSAID_DISP1 12
78
79
80/*************************************************************************
81 * Required platform porting definitions common to all SGM CSS based
82 * platforms
83 *************************************************************************/
84
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010085#define PLAT_ARM_TRUSTED_SRAM_SIZE 0x00040000 /* 256 KB */
86
Nariman Poushinc703f902018-03-07 10:29:57 +000087/* MHU related constants */
88#define PLAT_CSS_MHU_BASE 0x2b1f0000
89
90#define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000
91#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00080000
92
93#define PLAT_ARM_CCI_BASE 0x2a000000
94
95/* Cluster to CCI slave mapping */
96#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 6
97#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 5
98
99/* System timer related constants */
100#define PLAT_ARM_NSTIMER_FRAME_ID 0
101
102/* TZC related constants */
103#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
104 TZC_REGION_ACCESS_RDWR(TZC_NSAID_ALL_AP) | \
105 TZC_REGION_ACCESS_RDWR(TZC_NSAID_HDLCD0) | \
106 TZC_REGION_ACCESS_RDWR(TZC_NSAID_HDLCD1) | \
107 TZC_REGION_ACCESS_RDWR(TZC_NSAID_GPU) | \
108 TZC_REGION_ACCESS_RDWR(TZC_NSAID_VIDEO) | \
109 TZC_REGION_ACCESS_RDWR(TZC_NSAID_DISP0) | \
110 TZC_REGION_ACCESS_RDWR(TZC_NSAID_DISP1))
111
112/* Display Processor register definitions to setup the NSAIDs */
113#define MALI_DP_BASE 0x2cc00000
114#define DP_NPROT_NSAID_OFFSET 0x1000c
115#define W_NPROT_NSAID_SHIFT 24
116#define LS_NPORT_NSAID_SHIFT 12
117
118/*
119 * Base address of the first memory region used for communication between AP
120 * and SCP. Used by the BootOverMHU and SCPI protocols.
121 */
122#if !CSS_USE_SCMI_SDS_DRIVER
123/*
124 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
125 * means the SCP/AP configuration data gets overwritten when the AP initiates
126 * communication with the SCP. The configuration data is expected to be a
127 * 32-bit word on all CSS platforms. Part of this configuration is
128 * which CPU is the primary, according to the shift and mask definitions below.
129 */
130#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
131#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
132#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
133#endif
134
135/*
Chris Kayf8fa4652020-03-12 13:50:26 +0000136 * SCP_BL2 uses up whatever remaining space is available as it is loaded before
137 * anything else in this memory region and is handed over to the SCP before
138 * BL31 is loaded over the top.
Nariman Poushinc703f902018-03-07 10:29:57 +0000139 */
Chris Kayf8fa4652020-03-12 13:50:26 +0000140#define PLAT_CSS_MAX_SCP_BL2_SIZE (SCP_BL2_LIMIT - ARM_TB_FW_CONFIG_LIMIT)
141#define PLAT_CSS_MAX_SCP_BL2U_SIZE PLAT_CSS_MAX_SCP_BL2_SIZE
Nariman Poushinc703f902018-03-07 10:29:57 +0000142
143/*
144 * Most platform porting definitions provided by included headers
145 */
146
147/*
Nariman Poushinc703f902018-03-07 10:29:57 +0000148 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
149 * plat_arm_mmap array defined for each BL stage.
150 */
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100151#if defined(IMAGE_BL31)
152# define PLAT_ARM_MMAP_ENTRIES 8
153# define MAX_XLAT_TABLES 5
154#elif defined(IMAGE_BL32)
155# define PLAT_ARM_MMAP_ENTRIES 8
156# define MAX_XLAT_TABLES 5
157#elif !USE_ROMLIB
158# define PLAT_ARM_MMAP_ENTRIES 11
159# define MAX_XLAT_TABLES 5
160#else
161# define PLAT_ARM_MMAP_ENTRIES 12
162# define MAX_XLAT_TABLES 6
Nariman Poushinc703f902018-03-07 10:29:57 +0000163#endif
164
165/*
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100166 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
167 * plus a little space for growth.
Nariman Poushinc703f902018-03-07 10:29:57 +0000168 */
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100169#define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000
Nariman Poushinc703f902018-03-07 10:29:57 +0000170
171/*
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100172 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
Nariman Poushinc703f902018-03-07 10:29:57 +0000173 */
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100174
175#if USE_ROMLIB
176#define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0x1000
177#define PLAT_ARM_MAX_ROMLIB_RO_SIZE 0xe000
Nariman Poushinc703f902018-03-07 10:29:57 +0000178#else
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100179#define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0
180#define PLAT_ARM_MAX_ROMLIB_RO_SIZE 0
Nariman Poushinc703f902018-03-07 10:29:57 +0000181#endif
182
183/*
184 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
185 * little space for growth.
186 */
187#if TRUSTED_BOARD_BOOT
188# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
189#else
Manish V Badarkhec48eb862020-04-02 13:23:45 +0100190# define PLAT_ARM_MAX_BL2_SIZE 0x12000
Nariman Poushinc703f902018-03-07 10:29:57 +0000191#endif
192
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100193/*
194 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
195 * calculated using the current BL31 PROGBITS debug size plus the sizes of
196 * BL2 and BL1-RW
197 */
198#define PLAT_ARM_MAX_BL31_SIZE 0x3B000
Nariman Poushinc703f902018-03-07 10:29:57 +0000199
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100200/*
201 * Size of cacheable stacks
202 */
203#if defined(IMAGE_BL1)
204# if TRUSTED_BOARD_BOOT
205# define PLATFORM_STACK_SIZE 0x1000
206# else
207# define PLATFORM_STACK_SIZE 0x440
208# endif
209#elif defined(IMAGE_BL2)
210# if TRUSTED_BOARD_BOOT
211# define PLATFORM_STACK_SIZE 0x1000
212# else
213# define PLATFORM_STACK_SIZE 0x400
214# endif
215#elif defined(IMAGE_BL2U)
216# define PLATFORM_STACK_SIZE 0x400
217#elif defined(IMAGE_BL31)
218# define PLATFORM_STACK_SIZE 0x400
219#elif defined(IMAGE_BL32)
220# define PLATFORM_STACK_SIZE 0x440
221#endif
222
Nariman Poushinc703f902018-03-07 10:29:57 +0000223/*******************************************************************************
224 * Memprotect definitions
225 ******************************************************************************/
226/* PSCI memory protect definitions:
227 * This variable is stored in a non-secure flash because some ARM reference
228 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
229 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
230 */
231#define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \
232 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
Chandni Cherukuri0fdcbc02018-10-16 15:19:54 +0530233
234/* System power domain level */
235#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
236
Aditya Angadi7f8837b2019-12-31 14:23:53 +0530237/* Number of SCMI channels on the platform */
238#define PLAT_ARM_SCMI_CHANNEL_COUNT U(1)
239
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000240#endif /* SGM_BASE_PLATFORM_DEF_H */