blob: a9795a484ce78f3fa78e088f3dca586deaf13e2e [file] [log] [blame]
Nariman Poushinc703f902018-03-07 10:29:57 +00001/*
2 * Copyright (c) 2018, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef SGM_BASE_PLATFORM_DEF_H
8#define SGM_BASE_PLATFORM_DEF_H
Nariman Poushinc703f902018-03-07 10:29:57 +00009
10#include <arm_def.h>
Nariman Poushinc703f902018-03-07 10:29:57 +000011#include <board_css_def.h>
12#include <common_def.h>
13#include <css_def.h>
14#include <soc_css_def.h>
15#include <tzc400.h>
16#include <tzc_common.h>
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010017#include <v2m_def.h>
Nariman Poushinc703f902018-03-07 10:29:57 +000018
19/* CPU topology */
20#define PLAT_ARM_CLUSTER_COUNT 1
21#define PLAT_ARM_CLUSTER_CORE_COUNT 8
22#define PLATFORM_CORE_COUNT PLAT_ARM_CLUSTER_CORE_COUNT
23
24#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
25#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
26 PLAT_ARM_CLUSTER_COUNT + \
27 PLATFORM_CORE_COUNT)
28
29/*
30 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
31 * terminology. On a GICv2 system or mode, the lists will be merged and treated
32 * as Group 0 interrupts.
33 */
34#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
35 CSS_G1S_IRQ_PROPS(grp), \
36 ARM_G1S_IRQ_PROPS(grp)
37
38#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
39
40/* GIC related constants */
41#define PLAT_ARM_GICD_BASE 0x30000000
42#define PLAT_ARM_GICR_BASE 0x300C0000
43#define PLAT_ARM_GICC_BASE 0x2c000000
44
45#define CSS_GIC_SIZE 0x00200000
46
47#define CSS_MAP_GIC_DEVICE MAP_REGION_FLAT( \
48 PLAT_ARM_GICD_BASE, \
49 CSS_GIC_SIZE, \
50 MT_DEVICE | MT_RW | MT_SECURE)
51
52/* Platform ID address */
53#define SSC_VERSION (SSC_REG_BASE + SSC_VERSION_OFFSET)
54#ifndef __ASSEMBLY__
55/* SSC_VERSION related accessors */
56/* Returns the part number of the platform */
57#define GET_PLAT_PART_NUM \
58 GET_SSC_VERSION_PART_NUM(mmio_read_32(SSC_VERSION))
59/* Returns the configuration number of the platform */
60#define GET_PLAT_CONFIG_NUM \
61 GET_SSC_VERSION_CONFIG(mmio_read_32(SSC_VERSION))
62#endif /* __ASSEMBLY__ */
63
64
65/*************************************************************************
66 * Definitions common to all SGM CSS based platforms
67 *************************************************************************/
68
69/* TZC-400 related constants */
70#define PLAT_ARM_TZC_BASE 0x2a500000
71#define TZC_NSAID_ALL_AP 0 /* Note: Same as default NSAID!! */
72#define TZC_NSAID_HDLCD0 2
73#define TZC_NSAID_HDLCD1 3
74#define TZC_NSAID_GPU 9
75#define TZC_NSAID_VIDEO 10
76#define TZC_NSAID_DISP0 11
77#define TZC_NSAID_DISP1 12
78
79
80/*************************************************************************
81 * Required platform porting definitions common to all SGM CSS based
82 * platforms
83 *************************************************************************/
84
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010085#define PLAT_ARM_TRUSTED_SRAM_SIZE 0x00040000 /* 256 KB */
86
Nariman Poushinc703f902018-03-07 10:29:57 +000087/* MHU related constants */
88#define PLAT_CSS_MHU_BASE 0x2b1f0000
89
90#define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000
91#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00080000
92
93#define PLAT_ARM_CCI_BASE 0x2a000000
94
95/* Cluster to CCI slave mapping */
96#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 6
97#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 5
98
99/* System timer related constants */
100#define PLAT_ARM_NSTIMER_FRAME_ID 0
101
102/* TZC related constants */
103#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
104 TZC_REGION_ACCESS_RDWR(TZC_NSAID_ALL_AP) | \
105 TZC_REGION_ACCESS_RDWR(TZC_NSAID_HDLCD0) | \
106 TZC_REGION_ACCESS_RDWR(TZC_NSAID_HDLCD1) | \
107 TZC_REGION_ACCESS_RDWR(TZC_NSAID_GPU) | \
108 TZC_REGION_ACCESS_RDWR(TZC_NSAID_VIDEO) | \
109 TZC_REGION_ACCESS_RDWR(TZC_NSAID_DISP0) | \
110 TZC_REGION_ACCESS_RDWR(TZC_NSAID_DISP1))
111
112/* Display Processor register definitions to setup the NSAIDs */
113#define MALI_DP_BASE 0x2cc00000
114#define DP_NPROT_NSAID_OFFSET 0x1000c
115#define W_NPROT_NSAID_SHIFT 24
116#define LS_NPORT_NSAID_SHIFT 12
117
118/*
119 * Base address of the first memory region used for communication between AP
120 * and SCP. Used by the BootOverMHU and SCPI protocols.
121 */
122#if !CSS_USE_SCMI_SDS_DRIVER
123/*
124 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
125 * means the SCP/AP configuration data gets overwritten when the AP initiates
126 * communication with the SCP. The configuration data is expected to be a
127 * 32-bit word on all CSS platforms. Part of this configuration is
128 * which CPU is the primary, according to the shift and mask definitions below.
129 */
130#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
131#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
132#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
133#endif
134
135/*
136 * tspd support is conditional so enable this for CSS sgm platforms.
137 */
138#define SPD_tspd
139
140/*
141 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
142 * SCP_BL2 size plus a little space for growth.
143 */
Dimitris Papastamosa5d54862018-09-28 14:23:26 +0100144#define PLAT_CSS_MAX_SCP_BL2_SIZE 0x15000
Nariman Poushinc703f902018-03-07 10:29:57 +0000145
146/*
147 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
148 * SCP_BL2U size plus a little space for growth.
149 */
Dimitris Papastamosa5d54862018-09-28 14:23:26 +0100150#define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x15000
Nariman Poushinc703f902018-03-07 10:29:57 +0000151
152/*
153 * Most platform porting definitions provided by included headers
154 */
155
156/*
Nariman Poushinc703f902018-03-07 10:29:57 +0000157 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
158 * plat_arm_mmap array defined for each BL stage.
159 */
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100160#if defined(IMAGE_BL31)
161# define PLAT_ARM_MMAP_ENTRIES 8
162# define MAX_XLAT_TABLES 5
163#elif defined(IMAGE_BL32)
164# define PLAT_ARM_MMAP_ENTRIES 8
165# define MAX_XLAT_TABLES 5
166#elif !USE_ROMLIB
167# define PLAT_ARM_MMAP_ENTRIES 11
168# define MAX_XLAT_TABLES 5
169#else
170# define PLAT_ARM_MMAP_ENTRIES 12
171# define MAX_XLAT_TABLES 6
Nariman Poushinc703f902018-03-07 10:29:57 +0000172#endif
173
174/*
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100175 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
176 * plus a little space for growth.
Nariman Poushinc703f902018-03-07 10:29:57 +0000177 */
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100178#define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000
Nariman Poushinc703f902018-03-07 10:29:57 +0000179
180/*
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100181 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
Nariman Poushinc703f902018-03-07 10:29:57 +0000182 */
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100183
184#if USE_ROMLIB
185#define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0x1000
186#define PLAT_ARM_MAX_ROMLIB_RO_SIZE 0xe000
Nariman Poushinc703f902018-03-07 10:29:57 +0000187#else
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100188#define PLAT_ARM_MAX_ROMLIB_RW_SIZE 0
189#define PLAT_ARM_MAX_ROMLIB_RO_SIZE 0
Nariman Poushinc703f902018-03-07 10:29:57 +0000190#endif
191
192/*
193 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
194 * little space for growth.
195 */
196#if TRUSTED_BOARD_BOOT
197# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
198#else
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100199# define PLAT_ARM_MAX_BL2_SIZE 0x11000
Nariman Poushinc703f902018-03-07 10:29:57 +0000200#endif
201
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100202/*
203 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
204 * calculated using the current BL31 PROGBITS debug size plus the sizes of
205 * BL2 and BL1-RW
206 */
207#define PLAT_ARM_MAX_BL31_SIZE 0x3B000
Nariman Poushinc703f902018-03-07 10:29:57 +0000208
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100209/*
210 * Size of cacheable stacks
211 */
212#if defined(IMAGE_BL1)
213# if TRUSTED_BOARD_BOOT
214# define PLATFORM_STACK_SIZE 0x1000
215# else
216# define PLATFORM_STACK_SIZE 0x440
217# endif
218#elif defined(IMAGE_BL2)
219# if TRUSTED_BOARD_BOOT
220# define PLATFORM_STACK_SIZE 0x1000
221# else
222# define PLATFORM_STACK_SIZE 0x400
223# endif
224#elif defined(IMAGE_BL2U)
225# define PLATFORM_STACK_SIZE 0x400
226#elif defined(IMAGE_BL31)
227# define PLATFORM_STACK_SIZE 0x400
228#elif defined(IMAGE_BL32)
229# define PLATFORM_STACK_SIZE 0x440
230#endif
231
Nariman Poushinc703f902018-03-07 10:29:57 +0000232/*******************************************************************************
233 * Memprotect definitions
234 ******************************************************************************/
235/* PSCI memory protect definitions:
236 * This variable is stored in a non-secure flash because some ARM reference
237 * platforms do not have secure NVRAM. Real systems that provided MEM_PROTECT
238 * support must use a secure NVRAM to store the PSCI MEM_PROTECT definitions.
239 */
240#define PLAT_ARM_MEM_PROT_ADDR (V2M_FLASH0_BASE + \
241 V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000242#endif /* SGM_BASE_PLATFORM_DEF_H */