blob: 4d5d9491b60bb00ce128ddd896b0ed48b0a0f744 [file] [log] [blame]
johpow01a3810e82021-05-18 15:23:31 -05001/*
2 * Copyright (c) 2021, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <cortex_a710.h>
11#include <cpu_macros.S>
12#include <plat_macros.S>
13
14/* Hardware handled coherency */
15#if HW_ASSISTED_COHERENCY == 0
16#error "Cortex A710 must be compiled with HW_ASSISTED_COHERENCY enabled"
17#endif
18
19/* 64-bit only core */
20#if CTX_INCLUDE_AARCH32_REGS == 1
21#error "Cortex A710 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
22#endif
23
nayanpatel-arme55d3252021-08-06 16:39:48 -070024/* --------------------------------------------------
25 * Errata Workaround for Cortex-A710 Erratum 1987031.
26 * This applies to revision r0p0, r1p0 and r2p0 of Cortex-A710. It is still
27 * open.
28 * Inputs:
29 * x0: variant[4:7] and revision[0:3] of current cpu.
30 * Shall clobber: x0-x17
31 * --------------------------------------------------
32 */
33func errata_a710_1987031_wa
34 /* Check revision. */
35 mov x17, x30
36 bl check_errata_1987031
37 cbz x0, 1f
38
39 /* Apply instruction patching sequence */
40 ldr x0,=0x6
41 msr S3_6_c15_c8_0,x0
42 ldr x0,=0xF3A08002
43 msr S3_6_c15_c8_2,x0
44 ldr x0,=0xFFF0F7FE
45 msr S3_6_c15_c8_3,x0
46 ldr x0,=0x40000001003ff
47 msr S3_6_c15_c8_1,x0
48 ldr x0,=0x7
49 msr S3_6_c15_c8_0,x0
50 ldr x0,=0xBF200000
51 msr S3_6_c15_c8_2,x0
52 ldr x0,=0xFFEF0000
53 msr S3_6_c15_c8_3,x0
54 ldr x0,=0x40000001003f3
55 msr S3_6_c15_c8_1,x0
56 isb
571:
58 ret x17
59endfunc errata_a710_1987031_wa
60
61func check_errata_1987031
62 /* Applies to r0p0, r1p0 and r2p0 */
63 mov x1, #0x20
64 b cpu_rev_var_ls
65endfunc check_errata_1987031
66
nayanpatel-arm7597d082021-08-25 17:35:15 -070067/* --------------------------------------------------
68 * Errata Workaround for Cortex-A710 Erratum 2081180.
69 * This applies to revision r0p0, r1p0 and r2p0 of Cortex-A710.
70 * It is still open.
71 * Inputs:
72 * x0: variant[4:7] and revision[0:3] of current cpu.
73 * Shall clobber: x0-x17
74 * --------------------------------------------------
75 */
76func errata_a710_2081180_wa
77 /* Check revision. */
78 mov x17, x30
79 bl check_errata_2081180
80 cbz x0, 1f
81
82 /* Apply instruction patching sequence */
83 ldr x0,=0x3
84 msr S3_6_c15_c8_0,x0
85 ldr x0,=0xF3A08002
86 msr S3_6_c15_c8_2,x0
87 ldr x0,=0xFFF0F7FE
88 msr S3_6_c15_c8_3,x0
89 ldr x0,=0x10002001003FF
90 msr S3_6_c15_c8_1,x0
91 ldr x0,=0x4
92 msr S3_6_c15_c8_0,x0
93 ldr x0,=0xBF200000
94 msr S3_6_c15_c8_2,x0
95 ldr x0,=0xFFEF0000
96 msr S3_6_c15_c8_3,x0
97 ldr x0,=0x10002001003F3
98 msr S3_6_c15_c8_1,x0
99 isb
1001:
101 ret x17
102endfunc errata_a710_2081180_wa
103
104func check_errata_2081180
105 /* Applies to r0p0, r1p0 and r2p0 */
106 mov x1, #0x20
107 b cpu_rev_var_ls
108endfunc check_errata_2081180
109
Bipin Ravicd39b142021-03-31 16:45:40 -0500110/* ---------------------------------------------------------------------
111 * Errata Workaround for Cortex-A710 Erratum 2055002.
112 * This applies to revision r1p0, r2p0 of Cortex-A710 and is still open.
113 * Inputs:
114 * x0: variant[4:7] and revision[0:3] of current cpu.
115 * Shall clobber: x0-x17
116 * ---------------------------------------------------------------------
117 */
118func errata_a710_2055002_wa
119 /* Compare x0 against revision r2p0 */
120 mov x17, x30
121 bl check_errata_2055002
122 cbz x0, 1f
123 mrs x1, CORTEX_A710_CPUACTLR_EL1
124 orr x1, x1, CORTEX_A710_CPUACTLR_EL1_BIT_46
125 msr CORTEX_A710_CPUACTLR_EL1, x1
1261:
127 ret x17
128endfunc errata_a710_2055002_wa
129
130func check_errata_2055002
131 /* Applies to r1p0, r2p0 */
132 mov x1, #0x20
133 b cpu_rev_var_ls
134endfunc check_errata_2055002
135
Bipin Ravi87e1d282021-03-31 18:45:55 -0500136/* -------------------------------------------------------------
137 * Errata Workaround for Cortex-A710 Erratum 2017096.
138 * This applies to revisions r0p0, r1p0 and r2p0 of Cortex-A710.
139 * Inputs:
140 * x0: variant[4:7] and revision[0:3] of current cpu.
141 * Shall clobber: x0-x17
142 * -------------------------------------------------------------
143 */
144func errata_a710_2017096_wa
145 /* Compare x0 against revision r0p0 to r2p0 */
146 mov x17, x30
147 bl check_errata_2017096
148 cbz x0, 1f
149 mrs x1, CORTEX_A710_CPUECTLR_EL1
150 orr x1, x1, CORTEX_A710_CPUECTLR_EL1_PFSTIDIS_BIT
151 msr CORTEX_A710_CPUECTLR_EL1, x1
152
1531:
154 ret x17
155endfunc errata_a710_2017096_wa
156
157func check_errata_2017096
158 /* Applies to r0p0, r1p0, r2p0 */
159 mov x1, #0x20
160 b cpu_rev_var_ls
161endfunc check_errata_2017096
162
nayanpatel-arm0b338b42021-09-16 15:27:53 -0700163
164/* ---------------------------------------------------------------------
165 * Errata Workaround for Cortex-A710 Erratum 2083908.
166 * This applies to revision r2p0 of Cortex-A710 and is still open.
167 * Inputs:
168 * x0: variant[4:7] and revision[0:3] of current cpu.
169 * Shall clobber: x0-x17
170 * ---------------------------------------------------------------------
171 */
172func errata_a710_2083908_wa
173 /* Compare x0 against revision r2p0 */
174 mov x17, x30
175 bl check_errata_2083908
176 cbz x0, 1f
177 mrs x1, CORTEX_A710_CPUACTLR5_EL1
178 orr x1, x1, CORTEX_A710_CPUACTLR5_EL1_BIT_13
179 msr CORTEX_A710_CPUACTLR5_EL1, x1
1801:
181 ret x17
182endfunc errata_a710_2083908_wa
183
184func check_errata_2083908
185 /* Applies to r2p0 */
186 mov x1, #CPU_REV(2, 0)
187 mov x2, #CPU_REV(2, 0)
188 b cpu_rev_var_range
189endfunc check_errata_2083908
190
nayanpatel-armf2dce0e2021-09-22 12:35:03 -0700191/* ---------------------------------------------------------------------
192 * Errata Workaround for Cortex-A710 Erratum 2058056.
193 * This applies to revisions r0p0, r1p0 and r2p0 of Cortex-A710 and is still
194 * open.
195 * Inputs:
196 * x0: variant[4:7] and revision[0:3] of current cpu.
197 * Shall clobber: x0-x17
198 * ---------------------------------------------------------------------
199 */
200func errata_a710_2058056_wa
201 /* Compare x0 against revision r2p0 */
202 mov x17, x30
203 bl check_errata_2058056
204 cbz x0, 1f
205 mrs x1, CORTEX_A710_CPUECTLR2_EL1
206 mov x0, #CORTEX_A710_CPUECTLR2_EL1_PF_MODE_CNSRV
207 bfi x1, x0, #CPUECTLR2_EL1_PF_MODE_LSB, #CPUECTLR2_EL1_PF_MODE_WIDTH
208 msr CORTEX_A710_CPUECTLR2_EL1, x1
2091:
210 ret x17
211endfunc errata_a710_2058056_wa
212
213func check_errata_2058056
214 /* Applies to r0p0, r1p0 and r2p0 */
215 mov x1, #0x20
216 b cpu_rev_var_ls
217endfunc check_errata_2058056
218
Bipin Ravi32705b12022-02-06 02:32:54 -0600219/* --------------------------------------------------
220 * Errata Workaround for Cortex-A710 Erratum 2267065.
221 * This applies to revisions r0p0, r1p0 and r2p0.
222 * It is fixed in r2p1.
223 * Inputs:
224 * x0: variant[4:7] and revision[0:3] of current cpu.
225 * Shall clobber: x0-x1, x17
226 * --------------------------------------------------
227 */
228func errata_a710_2267065_wa
229 /* Compare x0 against revision r2p0 */
230 mov x17, x30
231 bl check_errata_2267065
232 cbz x0, 1f
233
234 /* Apply instruction patching sequence */
235 mrs x1, CORTEX_A710_CPUACTLR_EL1
236 orr x1, x1, CORTEX_A710_CPUACTLR_EL1_BIT_22
237 msr CORTEX_A710_CPUACTLR_EL1, x1
2381:
239 ret x17
240endfunc errata_a710_2267065_wa
241
242func check_errata_2267065
243 /* Applies to r0p0, r1p0 and r2p0 */
244 mov x1, #0x20
245 b cpu_rev_var_ls
246endfunc check_errata_2267065
247
Bipin Ravid53069b2022-02-06 03:11:44 -0600248/* ---------------------------------------------------------------
249 * Errata Workaround for Cortex-A710 Erratum 2136059.
250 * This applies to revision r0p0, r1p0 and r2p0.
251 * It is fixed in r2p1.
252 * Inputs:
253 * x0: variant[4:7] and revision[0:3] of current cpu.
254 * Shall clobber: x0-x17
255 * ---------------------------------------------------------------
256 */
257func errata_a710_2136059_wa
258 /* Compare x0 against revision r2p0 */
259 mov x17, x30
260 bl check_errata_2136059
261 cbz x0, 1f
262
263 /* Apply the workaround */
264 mrs x1, CORTEX_A710_CPUACTLR5_EL1
265 orr x1, x1, CORTEX_A710_CPUACTLR5_EL1_BIT_44
266 msr CORTEX_A710_CPUACTLR5_EL1, x1
267
2681:
269 ret x17
270endfunc errata_a710_2136059_wa
271
272func check_errata_2136059
273 /* Applies to r0p0, r1p0 and r2p0 */
274 mov x1, #0x20
275 b cpu_rev_var_ls
276endfunc check_errata_2136059
277
johpow017249fd02022-02-28 18:34:04 -0600278/* ---------------------------------------------------------------
279 * Errata Workaround for Cortex-A710 Erratum 2282622.
280 * This applies to revision r0p0, r1p0 and r2p0.
281 * It is fixed in r2p1.
282 * Inputs:
283 * x0: variant[4:7] and revision[0:3] of current cpu.
284 * Shall clobber: x0, x1, x17
285 * ---------------------------------------------------------------
286 */
287func errata_a710_2282622_wa
288 /* Compare x0 against revision r2p0 */
289 mov x17, x30
290 bl check_errata_2282622
291 cbz x0, 1f
292
293 /* Apply the workaround */
294 mrs x1, CORTEX_A710_CPUACTLR2_EL1
295 orr x1, x1, BIT(0)
296 msr CORTEX_A710_CPUACTLR2_EL1, x1
297
2981:
299 ret x17
300endfunc errata_a710_2282622_wa
301
302func check_errata_2282622
303 /* Applies to r0p0, r1p0 and r2p0 */
304 mov x1, #0x20
305 b cpu_rev_var_ls
306endfunc check_errata_2282622
307
johpow01a3810e82021-05-18 15:23:31 -0500308 /* ----------------------------------------------------
309 * HW will do the cache maintenance while powering down
310 * ----------------------------------------------------
311 */
312func cortex_a710_core_pwr_dwn
313 /* ---------------------------------------------------
314 * Enable CPU power down bit in power control register
315 * ---------------------------------------------------
316 */
317 mrs x0, CORTEX_A710_CPUPWRCTLR_EL1
318 orr x0, x0, #CORTEX_A710_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
319 msr CORTEX_A710_CPUPWRCTLR_EL1, x0
320 isb
321 ret
322endfunc cortex_a710_core_pwr_dwn
323
Bipin Ravicd39b142021-03-31 16:45:40 -0500324#if REPORT_ERRATA
johpow01a3810e82021-05-18 15:23:31 -0500325 /*
Bipin Ravicd39b142021-03-31 16:45:40 -0500326 * Errata printing function for Cortex-A710. Must follow AAPCS.
johpow01a3810e82021-05-18 15:23:31 -0500327 */
johpow01a3810e82021-05-18 15:23:31 -0500328func cortex_a710_errata_report
nayanpatel-arme55d3252021-08-06 16:39:48 -0700329 stp x8, x30, [sp, #-16]!
330
331 bl cpu_get_rev_var
332 mov x8, x0
333
334 /*
335 * Report all errata. The revision-variant information is passed to
336 * checking functions of each errata.
337 */
338 report_errata ERRATA_A710_1987031, cortex_a710, 1987031
nayanpatel-arm7597d082021-08-25 17:35:15 -0700339 report_errata ERRATA_A710_2081180, cortex_a710, 2081180
Bipin Ravicd39b142021-03-31 16:45:40 -0500340 report_errata ERRATA_A710_2055002, cortex_a710, 2055002
Bipin Ravi87e1d282021-03-31 18:45:55 -0500341 report_errata ERRATA_A710_2017096, cortex_a710, 2017096
nayanpatel-arm0b338b42021-09-16 15:27:53 -0700342 report_errata ERRATA_A710_2083908, cortex_a710, 2083908
nayanpatel-armf2dce0e2021-09-22 12:35:03 -0700343 report_errata ERRATA_A710_2058056, cortex_a710, 2058056
Bipin Ravi32705b12022-02-06 02:32:54 -0600344 report_errata ERRATA_A710_2267065, cortex_a710, 2267065
Bipin Ravid53069b2022-02-06 03:11:44 -0600345 report_errata ERRATA_A710_2136059, cortex_a710, 2136059
johpow017249fd02022-02-28 18:34:04 -0600346 report_errata ERRATA_A710_2282622, cortex_a710, 2282622
nayanpatel-arme55d3252021-08-06 16:39:48 -0700347
348 ldp x8, x30, [sp], #16
johpow01a3810e82021-05-18 15:23:31 -0500349 ret
350endfunc cortex_a710_errata_report
351#endif
352
353func cortex_a710_reset_func
nayanpatel-arme55d3252021-08-06 16:39:48 -0700354 mov x19, x30
355
johpow01a3810e82021-05-18 15:23:31 -0500356 /* Disable speculative loads */
357 msr SSBS, xzr
nayanpatel-arme55d3252021-08-06 16:39:48 -0700358
359 bl cpu_get_rev_var
360 mov x18, x0
361
362#if ERRATA_A710_1987031
363 mov x0, x18
364 bl errata_a710_1987031_wa
365#endif
366
nayanpatel-arm7597d082021-08-25 17:35:15 -0700367#if ERRATA_A710_2081180
368 mov x0, x18
369 bl errata_a710_2081180_wa
370#endif
371
Bipin Ravicd39b142021-03-31 16:45:40 -0500372#if ERRATA_A710_2055002
373 mov x0, x18
374 bl errata_a710_2055002_wa
375#endif
376
Bipin Ravi87e1d282021-03-31 18:45:55 -0500377#if ERRATA_A710_2017096
nayanpatel-arm0b338b42021-09-16 15:27:53 -0700378 mov x0, x18
379 bl errata_a710_2017096_wa
380#endif
381
382#if ERRATA_A710_2083908
383 mov x0, x18
384 bl errata_a710_2083908_wa
Bipin Ravi87e1d282021-03-31 18:45:55 -0500385#endif
nayanpatel-armf2dce0e2021-09-22 12:35:03 -0700386
387#if ERRATA_A710_2058056
388 mov x0, x18
389 bl errata_a710_2058056_wa
390#endif
Bipin Ravi32705b12022-02-06 02:32:54 -0600391
392#if ERRATA_A710_2267065
393 mov x0, x18
394 bl errata_a710_2267065_wa
395#endif
396
Bipin Ravid53069b2022-02-06 03:11:44 -0600397#if ERRATA_A710_2136059
398 mov x0, x18
399 bl errata_a710_2136059_wa
400#endif
401
johpow017249fd02022-02-28 18:34:04 -0600402#if ERRATA_A710_2282622
403 mov x0, x18
404 bl errata_a710_2282622_wa
405#endif
406
johpow01a3810e82021-05-18 15:23:31 -0500407 isb
Bipin Ravicd39b142021-03-31 16:45:40 -0500408 ret x19
johpow01a3810e82021-05-18 15:23:31 -0500409endfunc cortex_a710_reset_func
410
411 /* ---------------------------------------------
412 * This function provides Cortex-A710 specific
413 * register information for crash reporting.
414 * It needs to return with x6 pointing to
415 * a list of register names in ascii and
416 * x8 - x15 having values of registers to be
417 * reported.
418 * ---------------------------------------------
419 */
420.section .rodata.cortex_a710_regs, "aS"
421cortex_a710_regs: /* The ascii list of register names to be reported */
422 .asciz "cpuectlr_el1", ""
423
424func cortex_a710_cpu_reg_dump
425 adr x6, cortex_a710_regs
426 mrs x8, CORTEX_A710_CPUECTLR_EL1
427 ret
428endfunc cortex_a710_cpu_reg_dump
429
430declare_cpu_ops cortex_a710, CORTEX_A710_MIDR, \
431 cortex_a710_reset_func, \
432 cortex_a710_core_pwr_dwn