blob: 3f258b7894b82f2de7badfb7423da9781c1929b9 [file] [log] [blame]
Xing Zheng93280b72016-10-26 21:25:26 +08001/*
2 * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved.
3 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Xing Zheng93280b72016-10-26 21:25:26 +08005 */
6
7#include <arch_helpers.h>
8#include <assert.h>
9#include <debug.h>
Derek Basehorec8e5c782017-02-24 14:33:03 +080010#include <delay_timer.h>
Xing Zheng93280b72016-10-26 21:25:26 +080011#include <m0_ctl.h>
Isla Mitchelle3631462017-07-14 10:46:32 +010012#include <mmio.h>
Xing Zheng93280b72016-10-26 21:25:26 +080013#include <plat_private.h>
14#include <rk3399_def.h>
Xing Zheng22a98712017-02-24 14:56:41 +080015#include <secure.h>
Xing Zheng93280b72016-10-26 21:25:26 +080016#include <soc.h>
17
18void m0_init(void)
19{
20 /* secure config for M0 */
21 mmio_write_32(SGRF_BASE + SGRF_PMU_CON(0), WMSK_BIT(7));
Xing Zheng22a98712017-02-24 14:56:41 +080022 mmio_write_32(SGRF_BASE + SGRF_SOC_CON(6), WMSK_BIT(12));
Xing Zheng93280b72016-10-26 21:25:26 +080023
Lin Huang8140b7d2016-12-30 13:53:25 +080024 /* document is wrong, PMU_CRU_GATEDIS_CON0 do not need set MASK BIT */
25 mmio_setbits_32(PMUCRU_BASE + PMUCRU_GATEDIS_CON0, 0x02);
Xing Zheng93280b72016-10-26 21:25:26 +080026
27 /*
28 * To switch the parent to xin24M and div == 1,
29 *
30 * We need to close most of the PLLs and clocks except the OSC 24MHz
31 * durning suspend, and this should be enough to supplies the ddrfreq,
32 * For the simple handle, we just keep the fixed 24MHz to supply the
33 * suspend and ddrfreq directly.
34 */
35 mmio_write_32(PMUCRU_BASE + PMUCRU_CLKSEL_CON0,
36 BIT_WITH_WMSK(15) | BITS_WITH_WMASK(0x0, 0x1f, 8));
Lin Huangb4a76762016-12-12 15:18:08 +080037
38 mmio_write_32(PMUCRU_BASE + PMUCRU_CLKGATE_CON2, WMSK_BIT(5));
Xing Zheng93280b72016-10-26 21:25:26 +080039}
40
Lin Huang00960ba2018-04-20 15:55:21 +080041void m0_configure_execute_addr(uintptr_t addr)
42{
43 /* set the execute address for M0 */
44 mmio_write_32(SGRF_BASE + SGRF_PMU_CON(3),
45 BITS_WITH_WMASK((addr >> 12) & 0xffff,
46 0xffff, 0));
47 mmio_write_32(SGRF_BASE + SGRF_PMU_CON(7),
48 BITS_WITH_WMASK((addr >> 28) & 0xf,
49 0xf, 0));
50}
51
Xing Zheng93280b72016-10-26 21:25:26 +080052void m0_start(void)
53{
Lin Huangb4a76762016-12-12 15:18:08 +080054 /* enable clocks for M0 */
55 mmio_write_32(PMUCRU_BASE + PMUCRU_CLKGATE_CON2,
56 BITS_WITH_WMASK(0x0, 0xf, 0));
57
Xing Zheng93280b72016-10-26 21:25:26 +080058 /* clean the PARAM_M0_DONE flag, mean that M0 will start working */
59 mmio_write_32(M0_PARAM_ADDR + PARAM_M0_DONE, 0);
Derek Basehorec8e5c782017-02-24 14:33:03 +080060 dmbst();
Xing Zheng93280b72016-10-26 21:25:26 +080061
Lin Huangb4a76762016-12-12 15:18:08 +080062 mmio_write_32(PMUCRU_BASE + PMUCRU_SOFTRST_CON0,
63 BITS_WITH_WMASK(0x0, 0x4, 0));
Xing Zheng93280b72016-10-26 21:25:26 +080064
Lin Huangb4a76762016-12-12 15:18:08 +080065 udelay(5);
Xing Zheng93280b72016-10-26 21:25:26 +080066 /* start M0 */
67 mmio_write_32(PMUCRU_BASE + PMUCRU_SOFTRST_CON0,
Lin Huangb4a76762016-12-12 15:18:08 +080068 BITS_WITH_WMASK(0x0, 0x20, 0));
69 dmbst();
Xing Zheng93280b72016-10-26 21:25:26 +080070}
71
72void m0_stop(void)
73{
74 /* stop M0 */
75 mmio_write_32(PMUCRU_BASE + PMUCRU_SOFTRST_CON0,
76 BITS_WITH_WMASK(0x24, 0x24, 0));
77
78 /* disable clocks for M0 */
79 mmio_write_32(PMUCRU_BASE + PMUCRU_CLKGATE_CON2,
Lin Huangb4a76762016-12-12 15:18:08 +080080 BITS_WITH_WMASK(0xf, 0xf, 0));
Xing Zheng93280b72016-10-26 21:25:26 +080081}
82
83void m0_wait_done(void)
84{
Lin Huangb4a76762016-12-12 15:18:08 +080085 do {
Derek Basehorec8e5c782017-02-24 14:33:03 +080086 /*
87 * Don't starve the M0 for access to SRAM, so delay before
88 * reading the PARAM_M0_DONE value again.
89 */
90 udelay(5);
Xing Zheng93280b72016-10-26 21:25:26 +080091 dsb();
Lin Huangb4a76762016-12-12 15:18:08 +080092 } while (mmio_read_32(M0_PARAM_ADDR + PARAM_M0_DONE) != M0_DONE_FLAG);
93
94 /*
95 * Let the M0 settle into WFI before we leave. This is so we don't reset
96 * the M0 in a bad spot which can cause problems with the M0.
97 */
98 udelay(10);
99 dsb();
Xing Zheng93280b72016-10-26 21:25:26 +0800100}