Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved. |
| 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #include <arch.h> |
| 32 | #include <asm_macros.S> |
| 33 | #include <assert_macros.S> |
| 34 | #include <cpu_macros.S> |
| 35 | #if IMAGE_BL31 |
| 36 | #include <cpu_data.h> |
| 37 | #endif |
| 38 | |
| 39 | /* Reset fn is needed in BL at reset vector */ |
| 40 | #if IMAGE_BL1 || (IMAGE_BL31 && RESET_TO_BL31) |
| 41 | /* |
| 42 | * The reset handler common to all platforms. After a matching |
| 43 | * cpu_ops structure entry is found, the correponding reset_handler |
| 44 | * in the cpu_ops is invoked. |
| 45 | */ |
| 46 | .globl reset_handler |
| 47 | func reset_handler |
Soby Mathew | c088433 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 48 | mov x19, x30 |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 49 | |
Soby Mathew | f1785fd | 2014-08-14 12:22:32 +0100 | [diff] [blame] | 50 | bl plat_reset_handler |
| 51 | |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 52 | /* Get the matching cpu_ops pointer */ |
| 53 | bl get_cpu_ops_ptr |
| 54 | #if ASM_ASSERTION |
| 55 | cmp x0, #0 |
| 56 | ASM_ASSERT(ne) |
| 57 | #endif |
| 58 | |
| 59 | /* Get the cpu_ops reset handler */ |
| 60 | ldr x2, [x0, #CPU_RESET_FUNC] |
Soby Mathew | c088433 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 61 | mov x30, x19 |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 62 | cbz x2, 1f |
Soby Mathew | c088433 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 63 | br x2 |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 64 | 1: |
Soby Mathew | c088433 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 65 | ret |
Soby Mathew | f1785fd | 2014-08-14 12:22:32 +0100 | [diff] [blame] | 66 | |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 67 | #endif /* IMAGE_BL1 || (IMAGE_BL31 && RESET_TO_BL31) */ |
| 68 | |
Soby Mathew | 8e2f287 | 2014-08-14 12:49:05 +0100 | [diff] [blame] | 69 | #if IMAGE_BL31 /* The power down core and cluster is needed only in BL31 */ |
| 70 | /* |
| 71 | * The prepare core power down function for all platforms. After |
| 72 | * the cpu_ops pointer is retrieved from cpu_data, the corresponding |
| 73 | * pwr_dwn_core in the cpu_ops is invoked. |
| 74 | */ |
| 75 | .globl prepare_core_pwr_dwn |
| 76 | func prepare_core_pwr_dwn |
| 77 | mrs x1, tpidr_el3 |
| 78 | ldr x0, [x1, #CPU_DATA_CPU_OPS_PTR] |
| 79 | #if ASM_ASSERTION |
| 80 | cmp x0, #0 |
| 81 | ASM_ASSERT(ne) |
| 82 | #endif |
| 83 | |
| 84 | /* Get the cpu_ops core_pwr_dwn handler */ |
| 85 | ldr x1, [x0, #CPU_PWR_DWN_CORE] |
| 86 | br x1 |
| 87 | |
| 88 | /* |
| 89 | * The prepare cluster power down function for all platforms. After |
| 90 | * the cpu_ops pointer is retrieved from cpu_data, the corresponding |
| 91 | * pwr_dwn_cluster in the cpu_ops is invoked. |
| 92 | */ |
| 93 | .globl prepare_cluster_pwr_dwn |
| 94 | func prepare_cluster_pwr_dwn |
| 95 | mrs x1, tpidr_el3 |
| 96 | ldr x0, [x1, #CPU_DATA_CPU_OPS_PTR] |
| 97 | #if ASM_ASSERTION |
| 98 | cmp x0, #0 |
| 99 | ASM_ASSERT(ne) |
| 100 | #endif |
| 101 | |
| 102 | /* Get the cpu_ops cluster_pwr_dwn handler */ |
| 103 | ldr x1, [x0, #CPU_PWR_DWN_CLUSTER] |
| 104 | br x1 |
| 105 | |
| 106 | |
| 107 | /* |
| 108 | * Initializes the cpu_ops_ptr if not already initialized |
| 109 | * in cpu_data. This can be called without a runtime stack. |
| 110 | * clobbers: x0 - x6, x10 |
| 111 | */ |
| 112 | .globl init_cpu_ops |
| 113 | func init_cpu_ops |
| 114 | mrs x6, tpidr_el3 |
| 115 | ldr x0, [x6, #CPU_DATA_CPU_OPS_PTR] |
| 116 | cbnz x0, 1f |
| 117 | mov x10, x30 |
| 118 | bl get_cpu_ops_ptr |
| 119 | #if ASM_ASSERTION |
| 120 | cmp x0, #0 |
| 121 | ASM_ASSERT(ne) |
| 122 | #endif |
| 123 | str x0, [x6, #CPU_DATA_CPU_OPS_PTR] |
| 124 | mov x30, x10 |
| 125 | 1: |
| 126 | ret |
| 127 | #endif /* IMAGE_BL31 */ |
| 128 | |
Soby Mathew | 38b4bc9 | 2014-08-14 13:36:41 +0100 | [diff] [blame] | 129 | #if IMAGE_BL31 && CRASH_REPORTING |
| 130 | /* |
| 131 | * The cpu specific registers which need to be reported in a crash |
| 132 | * are reported via cpu_ops cpu_reg_dump function. After a matching |
| 133 | * cpu_ops structure entry is found, the correponding cpu_reg_dump |
| 134 | * in the cpu_ops is invoked. |
| 135 | */ |
| 136 | .globl do_cpu_reg_dump |
| 137 | func do_cpu_reg_dump |
| 138 | mov x16, x30 |
| 139 | |
| 140 | /* Get the matching cpu_ops pointer */ |
| 141 | bl get_cpu_ops_ptr |
| 142 | cbz x0, 1f |
| 143 | |
| 144 | /* Get the cpu_ops cpu_reg_dump */ |
| 145 | ldr x2, [x0, #CPU_REG_DUMP] |
| 146 | cbz x2, 1f |
| 147 | blr x2 |
| 148 | 1: |
| 149 | mov x30, x16 |
| 150 | ret |
| 151 | #endif |
| 152 | |
Soby Mathew | c704cbc | 2014-08-14 11:33:56 +0100 | [diff] [blame] | 153 | /* |
| 154 | * The below function returns the cpu_ops structure matching the |
| 155 | * midr of the core. It reads the MIDR_EL1 and finds the matching |
| 156 | * entry in cpu_ops entries. Only the implementation and part number |
| 157 | * are used to match the entries. |
| 158 | * Return : |
| 159 | * x0 - The matching cpu_ops pointer on Success |
| 160 | * x0 - 0 on failure. |
| 161 | * Clobbers : x0 - x5 |
| 162 | */ |
| 163 | .globl get_cpu_ops_ptr |
| 164 | func get_cpu_ops_ptr |
| 165 | /* Get the cpu_ops start and end locations */ |
| 166 | adr x4, (__CPU_OPS_START__ + CPU_MIDR) |
| 167 | adr x5, (__CPU_OPS_END__ + CPU_MIDR) |
| 168 | |
| 169 | /* Initialize the return parameter */ |
| 170 | mov x0, #0 |
| 171 | |
| 172 | /* Read the MIDR_EL1 */ |
| 173 | mrs x2, midr_el1 |
| 174 | mov_imm x3, CPU_IMPL_PN_MASK |
| 175 | |
| 176 | /* Retain only the implementation and part number using mask */ |
| 177 | and w2, w2, w3 |
| 178 | 1: |
| 179 | /* Check if we have reached end of list */ |
| 180 | cmp x4, x5 |
| 181 | b.eq error_exit |
| 182 | |
| 183 | /* load the midr from the cpu_ops */ |
| 184 | ldr x1, [x4], #CPU_OPS_SIZE |
| 185 | and w1, w1, w3 |
| 186 | |
| 187 | /* Check if midr matches to midr of this core */ |
| 188 | cmp w1, w2 |
| 189 | b.ne 1b |
| 190 | |
| 191 | /* Subtract the increment and offset to get the cpu-ops pointer */ |
| 192 | sub x0, x4, #(CPU_OPS_SIZE + CPU_MIDR) |
| 193 | error_exit: |
| 194 | ret |
Soby Mathew | c088433 | 2014-09-22 12:11:36 +0100 | [diff] [blame] | 195 | |
| 196 | #if DEBUG |
| 197 | /* |
| 198 | * This function prints a warning message to the crash console |
| 199 | * if the CPU revision/part number does not match the errata |
| 200 | * workaround enabled in the build. |
| 201 | * Clobber: x30, x0 - x5 |
| 202 | */ |
| 203 | .section .rodata.rev_warn_str, "aS" |
| 204 | rev_warn_str: |
| 205 | .asciz "Warning: Skipping Errata workaround for non matching CPU revision number.\n" |
| 206 | |
| 207 | .globl print_revision_warning |
| 208 | func print_revision_warning |
| 209 | mov x5, x30 |
| 210 | /* Ensure the console is initialized */ |
| 211 | bl plat_crash_console_init |
| 212 | /* Check if the console is initialized */ |
| 213 | cbz x0, 1f |
| 214 | /* The console is initialized */ |
| 215 | adr x4, rev_warn_str |
| 216 | bl asm_print_str |
| 217 | 1: |
| 218 | ret x5 |
| 219 | #endif |
| 220 | |