blob: a4092610292ae13414b87e5e4f62470e1ff22a88 [file] [log] [blame]
Konstantin Porotchkin646b5cc2018-06-07 18:48:49 +03001/*
2 * Copyright (C) 2018 Marvell International Ltd.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 * https://spdx.org/licenses
6 */
7
Konstantin Porotchkin91db2902018-07-29 13:30:51 +03008#include <armada_common.h>
Konstantin Porotchkin646b5cc2018-06-07 18:48:49 +03009
10/*
11 * If bootrom is currently at BLE there's no need to include the memory
12 * maps structure at this point
13 */
14#include <mvebu_def.h>
15#ifndef IMAGE_BLE
16
17/*****************************************************************************
18 * AMB Configuration
19 *****************************************************************************
20 */
21struct addr_map_win amb_memory_map[] = {
22 /* CP0 SPI1 CS0 Direct Mode access */
23 {0xf900, 0x1000000, AMB_SPI1_CS0_ID},
24};
25
26int marvell_get_amb_memory_map(struct addr_map_win **win,
27 uint32_t *size, uintptr_t base)
28{
29 *win = amb_memory_map;
30 if (*win == NULL)
31 *size = 0;
32 else
33 *size = ARRAY_SIZE(amb_memory_map);
34
35 return 0;
36}
37#endif
38
39/*****************************************************************************
40 * IO_WIN Configuration
41 *****************************************************************************
42 */
43struct addr_map_win io_win_memory_map[] = {
44#ifndef IMAGE_BLE
45 /* MCI 0 indirect window */
46 {MVEBU_MCI_REG_BASE_REMAP(0), 0x100000, MCI_0_TID},
47 /* MCI 1 indirect window */
48 {MVEBU_MCI_REG_BASE_REMAP(1), 0x100000, MCI_1_TID},
49#endif
50};
51
52uint32_t marvell_get_io_win_gcr_target(int ap_index)
53{
54 return PIDI_TID;
55}
56
57int marvell_get_io_win_memory_map(int ap_index, struct addr_map_win **win,
58 uint32_t *size)
59{
60 *win = io_win_memory_map;
61 if (*win == NULL)
62 *size = 0;
63 else
64 *size = ARRAY_SIZE(io_win_memory_map);
65
66 return 0;
67}
68
69#ifndef IMAGE_BLE
70/*****************************************************************************
71 * IOB Configuration
72 *****************************************************************************
73 */
74struct addr_map_win iob_memory_map[] = {
75 /* PEX1_X1 window */
76 {0x00000000f7000000, 0x1000000, PEX1_TID},
77 /* PEX2_X1 window */
78 {0x00000000f8000000, 0x1000000, PEX2_TID},
Marcin Wojtas74fe9632018-07-17 15:20:08 +020079 {0x00000000c0000000, 0x30000000, PEX2_TID},
80 {0x0000000800000000, 0x100000000, PEX2_TID},
Konstantin Porotchkin646b5cc2018-06-07 18:48:49 +030081 /* PEX0_X4 window */
82 {0x00000000f6000000, 0x1000000, PEX0_TID},
83 /* SPI1_CS0 (RUNIT) window */
84 {0x00000000f9000000, 0x1000000, RUNIT_TID},
85};
86
87int marvell_get_iob_memory_map(struct addr_map_win **win, uint32_t *size,
88 uintptr_t base)
89{
90 *win = iob_memory_map;
91 *size = ARRAY_SIZE(iob_memory_map);
92
93 return 0;
94}
95#endif
96
97/*****************************************************************************
98 * CCU Configuration
99 *****************************************************************************
100 */
101struct addr_map_win ccu_memory_map[] = { /* IO window */
102#ifdef IMAGE_BLE
103 {0x00000000f2000000, 0x4000000, IO_0_TID}, /* IO window */
104#else
Konstantin Porotchkin03f35412019-03-31 17:16:35 +0300105#if LLC_SRAM
Konstantin Porotchkin28503262019-04-15 16:32:59 +0300106 /* This entry is prepared for OP-TEE OS that enables the LLC SRAM
107 * and changes the window target to SRAM_TID.
108 */
109 {PLAT_MARVELL_LLC_SRAM_BASE, PLAT_MARVELL_LLC_SRAM_SIZE, DRAM_0_TID},
Konstantin Porotchkin03f35412019-03-31 17:16:35 +0300110#endif
Konstantin Porotchkin646b5cc2018-06-07 18:48:49 +0300111 {0x00000000f2000000, 0xe000000, IO_0_TID},
Marcin Wojtas74fe9632018-07-17 15:20:08 +0200112 {0x00000000c0000000, 0x30000000, IO_0_TID}, /* IO window */
113 {0x0000000800000000, 0x100000000, IO_0_TID}, /* IO window */
Konstantin Porotchkin646b5cc2018-06-07 18:48:49 +0300114#endif
115};
116
117uint32_t marvell_get_ccu_gcr_target(int ap)
118{
119 return DRAM_0_TID;
120}
121
122int marvell_get_ccu_memory_map(int ap_index, struct addr_map_win **win,
123 uint32_t *size)
124{
125 *win = ccu_memory_map;
126 *size = ARRAY_SIZE(ccu_memory_map);
127
128 return 0;
129}
130
131#ifdef IMAGE_BLE
132/*****************************************************************************
133 * SKIP IMAGE Configuration
134 *****************************************************************************
135 */
136#if PLAT_RECOVERY_IMAGE_ENABLE
137struct skip_image skip_im = {
138 .detection_method = GPIO,
139 .info.gpio.num = 33,
140 .info.gpio.button_state = HIGH,
141 .info.test.cp_ap = CP,
142 .info.test.cp_index = 0,
143};
144
145void *plat_marvell_get_skip_image_data(void)
146{
147 /* Return the skip_image configurations */
148 return &skip_im;
149}
150#endif
151#endif