blob: 34a096cfbec52af1df9721a3c22654db5e47cb1b [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Ambroise Vincent09a22e72019-05-29 14:04:16 +01002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05305 */
6
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00007#ifndef TEGRA_PRIVATE_H
8#define TEGRA_PRIVATE_H
Varun Wadekarb316e242015-05-19 16:48:04 +05309
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <platform_def.h>
11
Varun Wadekara78bb1b2015-08-07 10:03:00 +053012#include <arch.h>
Varun Wadekar9f4a7d32018-10-19 11:42:28 -070013#include <arch_helpers.h>
Ambroise Vincent09a22e72019-05-29 14:04:16 +010014#include <drivers/ti/uart/uart_16550.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/psci/psci.h>
16#include <lib/xlat_tables/xlat_tables_v2.h>
17
Varun Wadekar9f4a7d32018-10-19 11:42:28 -070018#include <tegra_gic.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053019
Varun Wadekar7a269e22015-06-10 14:04:32 +053020/*******************************************************************************
21 * Tegra DRAM memory base address
22 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070023#define TEGRA_DRAM_BASE ULL(0x80000000)
24#define TEGRA_DRAM_END ULL(0x27FFFFFFF)
Varun Wadekar7a269e22015-06-10 14:04:32 +053025
Varun Wadekarb7b45752015-12-28 14:55:41 -080026/*******************************************************************************
Steven Kaod417cea2017-06-14 14:02:23 +080027 * Implementation defined ACTLR_EL1 bit definitions
28 ******************************************************************************/
29#define ACTLR_EL1_PMSTATE_MASK (ULL(0xF) << 0)
30
31/*******************************************************************************
32 * Implementation defined ACTLR_EL2 bit definitions
33 ******************************************************************************/
34#define ACTLR_EL2_PMSTATE_MASK (ULL(0xF) << 0)
35
36/*******************************************************************************
Varun Wadekarb7b45752015-12-28 14:55:41 -080037 * Struct for parameters received from BL2
38 ******************************************************************************/
Varun Wadekarb316e242015-05-19 16:48:04 +053039typedef struct plat_params_from_bl2 {
Varun Wadekar6bb62462015-10-06 12:49:31 +053040 /* TZ memory size */
Varun Wadekarb316e242015-05-19 16:48:04 +053041 uint64_t tzdram_size;
Varun Wadekar6bb62462015-10-06 12:49:31 +053042 /* TZ memory base */
43 uint64_t tzdram_base;
Varun Wadekard2014c62015-10-29 10:37:28 +053044 /* UART port ID */
Varun Wadekarfda095f2019-01-02 10:48:18 -080045 int32_t uart_id;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +080046 /* L2 ECC parity protection disable flag */
Varun Wadekarfda095f2019-01-02 10:48:18 -080047 int32_t l2_ecc_parity_prot_dis;
Varun Wadekar4967c3d2017-07-21 13:34:16 -070048 /* SHMEM base address for storing the boot logs */
49 uint64_t boot_profiler_shmem_base;
Varun Wadekarf07d6de2018-02-27 14:33:57 -080050 /* System Suspend Entry Firmware size */
51 uint64_t sc7entry_fw_size;
52 /* System Suspend Entry Firmware base address */
53 uint64_t sc7entry_fw_base;
Varun Wadekarb316e242015-05-19 16:48:04 +053054} plat_params_from_bl2_t;
55
Varun Wadekardc799302015-12-28 16:36:42 -080056/*******************************************************************************
Harvey Hsiehfbdfce12016-11-23 19:13:08 +080057 * Helper function to access l2ctlr_el1 register on Cortex-A57 CPUs
58 ******************************************************************************/
59DEFINE_RENAME_SYSREG_RW_FUNCS(l2ctlr_el1, CORTEX_A57_L2CTLR_EL1)
60
61/*******************************************************************************
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010062 * Struct describing parameters passed to bl31
63 ******************************************************************************/
64struct tegra_bl31_params {
65 param_header_t h;
66 image_info_t *bl31_image_info;
67 entry_point_info_t *bl32_ep_info;
68 image_info_t *bl32_image_info;
69 entry_point_info_t *bl33_ep_info;
70 image_info_t *bl33_image_info;
71};
72
Varun Wadekar254441d2015-07-23 10:07:54 +053073/* Declarations for plat_psci_handlers.c */
Anthony Zhou5d1bb052017-03-03 16:23:08 +080074int32_t tegra_soc_validate_power_state(uint32_t power_state,
Varun Wadekara78bb1b2015-08-07 10:03:00 +053075 psci_power_state_t *req_state);
Varun Wadekar254441d2015-07-23 10:07:54 +053076
Varun Wadekarb316e242015-05-19 16:48:04 +053077/* Declarations for plat_setup.c */
78const mmap_region_t *plat_get_mmio_map(void);
Anthony Zhou25d127f2017-03-21 15:58:50 +080079uint32_t plat_get_console_from_id(int32_t id);
Varun Wadekarb7b45752015-12-28 14:55:41 -080080void plat_gic_setup(void);
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +010081struct tegra_bl31_params *plat_get_bl31_params(void);
Varun Wadekard22d4ad2016-05-23 11:41:07 -070082plat_params_from_bl2_t *plat_get_bl31_plat_params(void);
Dilan Lee1f66f3d2017-10-27 09:51:09 +080083void plat_early_platform_setup(void);
84void plat_late_platform_setup(void);
Varun Wadekarb316e242015-05-19 16:48:04 +053085
86/* Declarations for plat_secondary.c */
87void plat_secondary_setup(void);
Anthony Zhoufaad3462017-03-21 15:50:09 +080088int32_t plat_lock_cpu_vectors(void);
Varun Wadekarb316e242015-05-19 16:48:04 +053089
Varun Wadekardc799302015-12-28 16:36:42 -080090/* Declarations for tegra_fiq_glue.c */
91void tegra_fiq_handler_setup(void);
92int tegra_fiq_get_intr_context(void);
93void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint);
94
Varun Wadekarb316e242015-05-19 16:48:04 +053095/* Declarations for tegra_security.c */
96void tegra_security_setup(void);
97void tegra_security_setup_videomem(uintptr_t base, uint64_t size);
98
99/* Declarations for tegra_pm.c */
Vignesh Radhakrishnanb4a72942017-03-03 10:58:05 -0800100extern uint8_t tegra_fake_system_suspend;
101
Varun Wadekarb316e242015-05-19 16:48:04 +0530102void tegra_pm_system_suspend_entry(void);
103void tegra_pm_system_suspend_exit(void);
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800104int32_t tegra_system_suspended(void);
Varun Wadekarb3421ce2017-12-27 18:10:12 -0800105int32_t tegra_soc_cpu_standby(plat_local_state_t cpu_state);
Anthony Zhou85a8fa02017-03-22 14:42:42 +0800106int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state);
107int32_t tegra_soc_pwr_domain_on(u_register_t mpidr);
108int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state);
109int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state);
110int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state);
111int32_t tegra_soc_prepare_system_reset(void);
112__dead2 void tegra_soc_prepare_system_off(void);
113plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
114 const plat_local_state_t *states,
115 uint32_t ncpu);
116void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state);
117void tegra_cpu_standby(plat_local_state_t cpu_state);
118int32_t tegra_pwr_domain_on(u_register_t mpidr);
119void tegra_pwr_domain_off(const psci_power_state_t *target_state);
120void tegra_pwr_domain_suspend(const psci_power_state_t *target_state);
121void __dead2 tegra_pwr_domain_power_down_wfi(const psci_power_state_t *target_state);
122void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state);
123void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state);
124__dead2 void tegra_system_off(void);
125__dead2 void tegra_system_reset(void);
126int32_t tegra_validate_power_state(uint32_t power_state,
127 psci_power_state_t *req_state);
128int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint);
Varun Wadekarb316e242015-05-19 16:48:04 +0530129
130/* Declarations for tegraXXX_pm.c */
131int tegra_prepare_cpu_suspend(unsigned int id, unsigned int afflvl);
132int tegra_prepare_cpu_on_finish(unsigned long mpidr);
133
134/* Declarations for tegra_bl31_setup.c */
135plat_params_from_bl2_t *bl31_get_plat_params(void);
Varun Wadekarfda095f2019-01-02 10:48:18 -0800136int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes);
Varun Wadekarb316e242015-05-19 16:48:04 +0530137
Varun Wadekarbc74fec2015-07-16 15:47:03 +0530138/* Declarations for tegra_delay_timer.c */
139void tegra_delay_timer_init(void);
140
Varun Wadekar93bed2a2016-03-18 13:07:33 -0700141void tegra_secure_entrypoint(void);
142void tegra186_cpu_reset_handler(void);
143
Anthony Zhoue5bd3452017-03-01 12:47:37 +0800144/* Declarations for tegra_sip_calls.c */
145uintptr_t tegra_sip_handler(uint32_t smc_fid,
146 u_register_t x1,
147 u_register_t x2,
148 u_register_t x3,
149 u_register_t x4,
150 void *cookie,
151 void *handle,
152 u_register_t flags);
153int plat_sip_handler(uint32_t smc_fid,
154 uint64_t x1,
155 uint64_t x2,
156 uint64_t x3,
157 uint64_t x4,
158 const void *cookie,
159 void *handle,
160 uint64_t flags);
161
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000162#endif /* TEGRA_PRIVATE_H */