blob: 9db107cc88e7d70d1d26b2327357b127142b9339 [file] [log] [blame]
Oliver Swede8fed2fe2019-11-11 11:11:06 +00001/*
2 * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Oliver Swedef94e2ee2019-11-11 11:32:32 +00007#include <assert.h>
Andre Przywaraeec45eb2020-01-24 15:02:27 +00008
9#include <common/fdt_wrappers.h>
Javier Almansa Sobrinofc78c3c2020-05-13 14:09:58 +010010#include <drivers/delay_timer.h>
Oliver Swede20e01372019-12-02 13:33:40 +000011#include <drivers/generic_delay_timer.h>
Andre Przywaraeec45eb2020-01-24 15:02:27 +000012#include <libfdt.h>
Oliver Swedef94e2ee2019-11-11 11:32:32 +000013
Javier Almansa Sobrinofc78c3c2020-05-13 14:09:58 +010014#include "fpga_private.h"
Oliver Swede8fed2fe2019-11-11 11:11:06 +000015#include <plat/common/platform.h>
16#include <platform_def.h>
17
Oliver Swedef94e2ee2019-11-11 11:32:32 +000018static entry_point_info_t bl33_image_ep_info;
Javier Almansa Sobrinofc78c3c2020-05-13 14:09:58 +010019volatile uint32_t secondary_core_spinlock;
Oliver Swedef94e2ee2019-11-11 11:32:32 +000020
21uintptr_t plat_get_ns_image_entrypoint(void)
22{
23#ifdef PRELOADED_BL33_BASE
24 return PRELOADED_BL33_BASE;
25#else
Javier Almansa Sobrinofc78c3c2020-05-13 14:09:58 +010026 return 0ULL;
Oliver Swedef94e2ee2019-11-11 11:32:32 +000027#endif
28}
29
30uint32_t fpga_get_spsr_for_bl33_entry(void)
31{
32 return SPSR_64(MODE_EL2, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
33}
34
Oliver Swede8fed2fe2019-11-11 11:11:06 +000035void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
36 u_register_t arg2, u_register_t arg3)
37{
Javier Almansa Sobrinofc78c3c2020-05-13 14:09:58 +010038 /* Add this core to the VALID mpids list */
39 fpga_valid_mpids[plat_my_core_pos()] = VALID_MPID;
40
41 /*
42 * Notify the secondary CPUs that the C runtime is ready
43 * so they can announce themselves.
44 */
45 secondary_core_spinlock = C_RUNTIME_READY_KEY;
46 dsbish();
47 sev();
48
Oliver Swede8fed2fe2019-11-11 11:11:06 +000049 fpga_console_init();
Oliver Swedef94e2ee2019-11-11 11:32:32 +000050
51 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
52 bl33_image_ep_info.spsr = fpga_get_spsr_for_bl33_entry();
53 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
54
55 /* Set x0-x3 for the primary CPU as expected by the kernel */
56 bl33_image_ep_info.args.arg0 = (u_register_t)FPGA_PRELOADED_DTB_BASE;
57 bl33_image_ep_info.args.arg1 = 0U;
58 bl33_image_ep_info.args.arg2 = 0U;
59 bl33_image_ep_info.args.arg3 = 0U;
Oliver Swede8fed2fe2019-11-11 11:11:06 +000060}
61
62void bl31_plat_arch_setup(void)
63{
64}
65
66void bl31_platform_setup(void)
67{
Oliver Swede20e01372019-12-02 13:33:40 +000068 /* Write frequency to CNTCRL and initialize timer */
69 generic_delay_timer_init();
Javier Almansa Sobrinofc78c3c2020-05-13 14:09:58 +010070
71 /*
72 * Before doing anything else, wait for some time to ensure that
73 * the secondary CPUs have populated the fpga_valid_mpids array.
74 * As the number of secondary cores is unknown and can even be 0,
75 * it is not possible to rely on any signal from them, so use a
76 * delay instead.
77 */
78 mdelay(5);
79
80 /*
81 * On the event of a cold reset issued by, for instance, a reset pin
82 * assertion, we cannot guarantee memory to be initialized to zero.
83 * In such scenario, if the secondary cores reached
84 * plat_secondary_cold_boot_setup before the primary one initialized
85 * .BSS, we could end up having a race condition if the spinlock
86 * was not cleared before.
87 *
88 * Similarly, if there were a reset before the spinlock had been
89 * cleared, the secondary cores would find the lock opened before
90 * .BSS is cleared, causing another race condition.
91 *
92 * So clean the spinlock as soon as we think it is safe to reduce the
93 * chances of any race condition on a reset.
94 */
95 secondary_core_spinlock = 0UL;
96
97 /* Initialize the GIC driver, cpu and distributor interfaces */
98 plat_fpga_gic_init();
Oliver Swede8fed2fe2019-11-11 11:11:06 +000099}
100
101entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
102{
Oliver Swedef94e2ee2019-11-11 11:32:32 +0000103 entry_point_info_t *next_image_info;
104 next_image_info = &bl33_image_ep_info;
105
106 /* Only expecting BL33: the kernel will run in EL2NS */
107 assert(type == NON_SECURE);
108
109 /* None of the images can have 0x0 as the entrypoint */
110 if (next_image_info->pc) {
111 return next_image_info;
112 } else {
113 return NULL;
114 }
Oliver Swede8fed2fe2019-11-11 11:11:06 +0000115}
116
117unsigned int plat_get_syscnt_freq2(void)
118{
Andre Przywaraeec45eb2020-01-24 15:02:27 +0000119 const void *fdt = (void *)(uintptr_t)FPGA_PRELOADED_DTB_BASE;
120 int node;
121
122 node = fdt_node_offset_by_compatible(fdt, 0, "arm,armv8-timer");
123 if (node < 0) {
124 return FPGA_DEFAULT_TIMER_FREQUENCY;
125 }
126
127 return fdt_read_uint32_default(fdt, node, "clock-frequency",
128 FPGA_DEFAULT_TIMER_FREQUENCY);
Oliver Swede8fed2fe2019-11-11 11:11:06 +0000129}
130
Andre Przywara01767932020-07-07 10:40:46 +0100131static void fpga_prepare_dtb(void)
132{
133 void *fdt = (void *)(uintptr_t)FPGA_PRELOADED_DTB_BASE;
134 const char *cmdline = (void *)(uintptr_t)FPGA_PRELOADED_CMD_LINE;
135 int err;
136
137 err = fdt_open_into(fdt, fdt, FPGA_MAX_DTB_SIZE);
138 if (err < 0) {
139 ERROR("cannot open devicetree at %p: %d\n", fdt, err);
140 panic();
141 }
142
143 /* Check for the command line signature. */
144 if (!strncmp(cmdline, "CMD:", 4)) {
145 int chosen;
146
147 INFO("using command line at 0x%x\n", FPGA_PRELOADED_CMD_LINE);
148
149 chosen = fdt_add_subnode(fdt, 0, "chosen");
150 if (chosen == -FDT_ERR_EXISTS) {
151 chosen = fdt_path_offset(fdt, "/chosen");
152 }
153 if (chosen < 0) {
154 ERROR("cannot find /chosen node: %d\n", chosen);
155 } else {
156 const char *eol;
157 char nul = 0;
158 int slen;
159
160 /*
161 * There is most likely an EOL at the end of the
162 * command line, make sure we terminate the line there.
163 * We can't replace the EOL with a NUL byte in the
164 * source, as this is in read-only memory. So we first
165 * create the property without any termination, then
166 * append a single NUL byte.
167 */
168 eol = strchr(cmdline, '\n');
169 if (!eol) {
170 eol = strchr(cmdline, 0);
171 }
172 /* Skip the signature and omit the EOL/NUL byte. */
173 slen = eol - (cmdline + 4);
174
175 /*
176 * Let's limit the size of the property, just in case
177 * we find the signature by accident. The Linux kernel
178 * limits to 4096 characters at most (in fact 2048 for
179 * arm64), so that sounds like a reasonable number.
180 */
181 if (slen > 4095) {
182 slen = 4095;
183 }
184 err = fdt_setprop(fdt, chosen, "bootargs",
185 cmdline + 4, slen);
186 if (!err) {
187 err = fdt_appendprop(fdt, chosen, "bootargs",
188 &nul, 1);
189 }
190 if (err) {
191 ERROR("Could not set command line: %d\n", err);
192 }
193 }
194 }
195
196 err = fdt_pack(fdt);
197 if (err < 0) {
198 ERROR("Failed to pack Device Tree at %p: error %d\n", fdt, err);
199 }
200
201 clean_dcache_range((uintptr_t)fdt, fdt_blob_size(fdt));
202}
203
204void bl31_plat_runtime_setup(void)
205{
206 fpga_prepare_dtb();
207}
208
Oliver Swede8fed2fe2019-11-11 11:11:06 +0000209void bl31_plat_enable_mmu(uint32_t flags)
210{
211 /* TODO: determine if MMU needs to be enabled */
212}