blob: 805b014c4ce73ebba1ee209bd6eb5a7189f4ebff [file] [log] [blame]
Jeenu Viswambharand27ad952017-07-19 17:27:49 +01001/*
Alexei Fedorovcb8fef62021-04-12 12:49:54 +01002 * Copyright (c) 2017-2021, ARM Limited and Contributors. All rights reserved.
Jeenu Viswambharand27ad952017-07-19 17:27:49 +01003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Alexei Fedorovcb8fef62021-04-12 12:49:54 +01007#include <dt-bindings/interrupt-controller/arm-gic.h>
Alexei Fedorov9fe73b22021-04-23 16:12:11 +01008#include <services/sdei_flags.h>
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +01009
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -050010#define LEVEL 0
11#define EDGE 2
12#define SDEI_NORMAL 0x70
13#define HIGHEST_SEC 0
14
Jeenu Viswambharand27ad952017-07-19 17:27:49 +010015/memreserve/ 0x80000000 0x00010000;
16
17/ {
18};
19
20/ {
21 model = "FVP Base";
22 compatible = "arm,vfp-base", "arm,vexpress";
23 interrupt-parent = <&gic>;
24 #address-cells = <2>;
25 #size-cells = <2>;
26
Zelalem Awekea00ebae2021-07-13 18:59:19 -050027#if (ENABLE_RME == 1)
28 chosen { bootargs = "mem=1G console=ttyAMA0 earlycon=pl011,0x1c090000 root=/dev/vda ip=on";};
29#else
30 chosen {};
31#endif
Jeenu Viswambharand27ad952017-07-19 17:27:49 +010032
33 aliases {
34 serial0 = &v2m_serial0;
35 serial1 = &v2m_serial1;
36 serial2 = &v2m_serial2;
37 serial3 = &v2m_serial3;
38 };
39
40 psci {
Andre Przywarafff428c2021-12-10 18:22:09 +000041 compatible = "arm,psci-1.0", "arm,psci-0.2";
Jeenu Viswambharand27ad952017-07-19 17:27:49 +010042 method = "smc";
Madhukar Pappireddy26b945c2019-12-27 12:02:34 -060043 max-pwr-lvl = <2>;
Jeenu Viswambharand27ad952017-07-19 17:27:49 +010044 };
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +010045
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -050046#if SDEI_IN_FCONF || SEC_INT_DESC_IN_FCONF
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +010047 firmware {
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -050048#if SDEI_IN_FCONF
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +010049 sdei {
50 compatible = "arm,sdei-1.0";
51 method = "smc";
52 private_event_count = <3>;
53 shared_event_count = <3>;
54 /*
55 * Each event descriptor has typically 3 fields:
56 * 1. Event number
57 * 2. Interrupt number the event is bound to or
58 * if event is dynamic, specified as SDEI_DYN_IRQ
59 * 3. Bit map of event flags
60 */
61 private_events = <1000 SDEI_DYN_IRQ SDEI_MAPF_DYNAMIC>,
62 <1001 SDEI_DYN_IRQ SDEI_MAPF_DYNAMIC>,
63 <1002 SDEI_DYN_IRQ SDEI_MAPF_DYNAMIC>;
64 shared_events = <2000 SDEI_DYN_IRQ SDEI_MAPF_DYNAMIC>,
65 <2001 SDEI_DYN_IRQ SDEI_MAPF_DYNAMIC>,
66 <2002 SDEI_DYN_IRQ SDEI_MAPF_DYNAMIC>;
67 };
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +010068#endif /* SDEI_IN_FCONF */
Jeenu Viswambharand27ad952017-07-19 17:27:49 +010069
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -050070#if SEC_INT_DESC_IN_FCONF
71 sec_interrupts {
72 compatible = "arm,secure_interrupt_desc";
73 /* Number of G0 and G1 secure interrupts defined by the platform */
74 g0_intr_cnt = <2>;
75 g1s_intr_cnt = <9>;
76 /*
77 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
78 * terminology. Each interrupt property descriptor has 3 fields:
79 * 1. Interrupt number
80 * 2. Interrupt priority
81 * 3. Type of interrupt (Edge or Level configured)
82 */
83 g0_intr_desc = < 8 SDEI_NORMAL EDGE>,
84 <14 HIGHEST_SEC EDGE>;
85
86 g1s_intr_desc = < 9 HIGHEST_SEC EDGE>,
87 <10 HIGHEST_SEC EDGE>,
88 <11 HIGHEST_SEC EDGE>,
89 <12 HIGHEST_SEC EDGE>,
90 <13 HIGHEST_SEC EDGE>,
91 <15 HIGHEST_SEC EDGE>,
92 <29 HIGHEST_SEC LEVEL>,
93 <56 HIGHEST_SEC LEVEL>,
94 <57 HIGHEST_SEC LEVEL>;
95 };
96#endif /* SEC_INT_DESC_IN_FCONF */
97 };
98#endif /* SDEI_IN_FCONF || SEC_INT_DESC_IN_FCONF */
99
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100100 cpus {
101 #address-cells = <2>;
102 #size-cells = <0>;
103
Alexei Fedorov4348f492020-05-13 21:13:57 +0100104 CPU_MAP
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100105
106 idle-states {
107 entry-method = "arm,psci";
108
109 CPU_SLEEP_0: cpu-sleep-0 {
110 compatible = "arm,idle-state";
111 local-timer-stop;
112 arm,psci-suspend-param = <0x0010000>;
113 entry-latency-us = <40>;
114 exit-latency-us = <100>;
115 min-residency-us = <150>;
116 };
117
118 CLUSTER_SLEEP_0: cluster-sleep-0 {
119 compatible = "arm,idle-state";
120 local-timer-stop;
121 arm,psci-suspend-param = <0x1010000>;
122 entry-latency-us = <500>;
123 exit-latency-us = <1000>;
124 min-residency-us = <2500>;
125 };
126 };
127
Alexei Fedorov4348f492020-05-13 21:13:57 +0100128 CPUS
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100129
130 L2_0: l2-cache0 {
131 compatible = "cache";
132 };
133 };
134
135 memory@80000000 {
136 device_type = "memory";
Zelalem Awekea00ebae2021-07-13 18:59:19 -0500137#if (ENABLE_RME == 1)
138 reg = <0x00000000 0x80000000 0 0x7C000000>,
139 <0x00000008 0x80000000 0 0x80000000>;
140#else
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100141 reg = <0x00000000 0x80000000 0 0x7F000000>,
142 <0x00000008 0x80000000 0 0x80000000>;
Zelalem Awekea00ebae2021-07-13 18:59:19 -0500143#endif
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100144 };
145
146 gic: interrupt-controller@2f000000 {
147 compatible = "arm,gic-v3";
148 #interrupt-cells = <3>;
Andre Przywara774e64a2022-08-19 10:45:17 +0100149 #address-cells = <1>;
150 #size-cells = <1>;
151 ranges = <0x0 0x0 0x2f000000 0x100000>;
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100152 interrupt-controller;
153 reg = <0x0 0x2f000000 0 0x10000>, // GICD
154 <0x0 0x2f100000 0 0x200000>, // GICR
155 <0x0 0x2c000000 0 0x2000>, // GICC
156 <0x0 0x2c010000 0 0x2000>, // GICH
157 <0x0 0x2c02f000 0 0x2000>; // GICV
158 interrupts = <1 9 4>;
159
160 its: its@2f020000 {
161 compatible = "arm,gic-v3-its";
162 msi-controller;
Andre Przywara774e64a2022-08-19 10:45:17 +0100163 #msi-cells = <1>;
164 reg = <0x20000 0x20000>; // GITS
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100165 };
166 };
167
168 timer {
169 compatible = "arm,armv8-timer";
Alexei Fedorovcb8fef62021-04-12 12:49:54 +0100170 interrupts = <GIC_PPI 13
171 (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,
172 <GIC_PPI 14
173 (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,
174 <GIC_PPI 11
175 (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,
176 <GIC_PPI 10
177 (GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>;
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100178 clock-frequency = <100000000>;
179 };
180
181 timer@2a810000 {
182 compatible = "arm,armv7-timer-mem";
183 reg = <0x0 0x2a810000 0x0 0x10000>;
184 clock-frequency = <100000000>;
185 #address-cells = <2>;
186 #size-cells = <2>;
187 ranges;
188 frame@2a830000 {
189 frame-number = <1>;
190 interrupts = <0 26 4>;
191 reg = <0x0 0x2a830000 0x0 0x10000>;
192 };
193 };
194
195 pmu {
196 compatible = "arm,armv8-pmuv3";
197 interrupts = <0 60 4>,
198 <0 61 4>,
199 <0 62 4>,
200 <0 63 4>;
201 };
202
Roberto Vargas0fccc502018-04-23 14:44:54 +0100203 smb@0,0 {
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100204 compatible = "simple-bus";
205
206 #address-cells = <2>;
207 #size-cells = <1>;
208 ranges = <0 0 0 0x08000000 0x04000000>,
209 <1 0 0 0x14000000 0x04000000>,
210 <2 0 0 0x18000000 0x04000000>,
211 <3 0 0 0x1c000000 0x04000000>,
212 <4 0 0 0x0c000000 0x04000000>,
213 <5 0 0 0x10000000 0x04000000>;
214
Andre Przywara774e64a2022-08-19 10:45:17 +0100215 #interrupt-cells = <1>;
216 interrupt-map-mask = <0 0 63>;
217 interrupt-map = <0 0 0 &gic 0 GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
218 <0 0 1 &gic 0 GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
219 <0 0 2 &gic 0 GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
220 <0 0 3 &gic 0 GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
221 <0 0 4 &gic 0 GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
222 <0 0 5 &gic 0 GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
223 <0 0 6 &gic 0 GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
224 <0 0 7 &gic 0 GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
225 <0 0 8 &gic 0 GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
226 <0 0 9 &gic 0 GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
227 <0 0 10 &gic 0 GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
228 <0 0 11 &gic 0 GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
229 <0 0 12 &gic 0 GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
230 <0 0 13 &gic 0 GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
231 <0 0 14 &gic 0 GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
232 <0 0 15 &gic 0 GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
233 <0 0 16 &gic 0 GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
234 <0 0 17 &gic 0 GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
235 <0 0 18 &gic 0 GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
236 <0 0 19 &gic 0 GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
237 <0 0 20 &gic 0 GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
238 <0 0 21 &gic 0 GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
239 <0 0 22 &gic 0 GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
240 <0 0 23 &gic 0 GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
241 <0 0 24 &gic 0 GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
242 <0 0 25 &gic 0 GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
243 <0 0 26 &gic 0 GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
244 <0 0 27 &gic 0 GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
245 <0 0 28 &gic 0 GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
246 <0 0 29 &gic 0 GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
247 <0 0 30 &gic 0 GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
248 <0 0 31 &gic 0 GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
249 <0 0 32 &gic 0 GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
250 <0 0 33 &gic 0 GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
251 <0 0 34 &gic 0 GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
252 <0 0 35 &gic 0 GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
253 <0 0 36 &gic 0 GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
254 <0 0 37 &gic 0 GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
255 <0 0 38 &gic 0 GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
256 <0 0 39 &gic 0 GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
257 <0 0 40 &gic 0 GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
258 <0 0 41 &gic 0 GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
259 <0 0 42 &gic 0 GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
260
Balint Dobszay5ce2c322020-01-10 17:16:27 +0100261 #include "rtsm_ve-motherboard.dtsi"
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100262 };
263
264 panels {
Roberto Vargas0fccc502018-04-23 14:44:54 +0100265 panel {
Jeenu Viswambharand27ad952017-07-19 17:27:49 +0100266 compatible = "panel";
267 mode = "XVGA";
268 refresh = <60>;
269 xres = <1024>;
270 yres = <768>;
271 pixclock = <15748>;
272 left_margin = <152>;
273 right_margin = <48>;
274 upper_margin = <23>;
275 lower_margin = <3>;
276 hsync_len = <104>;
277 vsync_len = <4>;
278 sync = <0>;
279 vmode = "FB_VMODE_NONINTERLACED";
280 tim2 = "TIM2_BCD", "TIM2_IPC";
281 cntl = "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)";
282 caps = "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888";
283 bpp = <16>;
284 };
285 };
286};